

## 1uA IQ, 250mA CMOS Linear Regulator

### **General Description**

The EMP8150 features of low quiescent current as low as 1uA and almost zero disable current is ideal for powering the battery equipment to a longer service life. It guarantees delivery of 250mA output current and supports preset output voltages ranging from 0.8V to 4.0V with 0.1V increment. The regulator is stable with small ceramic capacitive loads.

The EMP8150 is available in miniature uDFN-4, SOT-23-5 and SOT-23-3 packages.

### **Applications**

- Portable information appliances
- Battery-powered systems
- Ultra Low Power Applications

#### **Features**

- 1µA typical quiescent current at no Load
- 1.8V to 5.5V input range
- ±1% output voltage tolerance
- 250mA guaranteed output current
- 150mV (Vout=3.3V) typical dropout at 250mA
- Less than 0.1µA typical shutdown current
- 250mA(V<sub>IN</sub>≥2.4V) output current with EN
- Auto-discharge during chip disable
- 0.8V to 4.0V output voltage range
- Stable with small ceramic output capacitors
- Fold-back over current protection
- Over Temperature Protection

### **Typical Application**





## **Connection Diagrams**



### **Order information**

#### EMP8150-XXFJ04NRR

| XX   | Output voltage                                                               |
|------|------------------------------------------------------------------------------|
| FJ04 | uDFN-4 Package                                                               |
| NRR  | RoHS & Halogen free package<br>Rating: -40 to 85°C<br>Package in Tape & Reel |





#### EMP8150-XXVN05NRR

| XX   | Output voltage                                                               |
|------|------------------------------------------------------------------------------|
| VN05 | SOT-23-5 Package                                                             |
| NRR  | RoHS & Halogen free package<br>Rating: -40 to 85°C<br>Package in Tape & Reel |

#### EMP8150-XXVN03NRR

| XX   | Output voltage                                                               |
|------|------------------------------------------------------------------------------|
| VN03 | SOT-23-3 Package                                                             |
| NRR  | RoHS & Halogen free package<br>Rating: -40 to 85°C<br>Package in Tape & Reel |

## Order, Marking & Packing Information

| Package | Vout | Product ID.       | Marking                                                                                                   | Packing              |
|---------|------|-------------------|-----------------------------------------------------------------------------------------------------------|----------------------|
|         | 3.3V | EMP8150-33FJ04NRR | $Pin1 \longrightarrow X X$ $X X = tracking code$                                                          |                      |
| uDFN-4  | 3.1V | EMP8150-31FJ04NRR | $ \begin{array}{c c} X & X \\ \hline X & X \\ \hline X & X = \text{tracking code} \end{array} $           | Tape & Reel<br>8Kpcs |
|         | 3.0V | EMP8150-30FJ04NRR | Pin1 $\longrightarrow$ $X \times X = X \times X = X \times X \times X \times X \times X \times X \times $ |                      |

Elite Semiconductor Microelectronics Technology Inc.

Publication Date: Jul. 2020 Revision: 1.1 2/16







**Note:** When the hole is located above the tape, the pin1 of the IC is located on the upper left.

| Package  | Vout  | Product ID.       |          | Marking       | Packing     |
|----------|-------|-------------------|----------|---------------|-------------|
|          | 3.3V  | EMP8150-33VN05NRR |          | 5 4           |             |
|          | 3.1V  | EMP8150-31VN05NRR |          |               |             |
|          | 3.0V  | EMP8150-30VN05NRR |          |               |             |
| SOT-23-5 | 2.8V  | EMP8150-28VN05NRR |          |               | Tape & Reel |
|          | 1.9V  | EMP8150-19VN05NRR | PIN1 DOT | 8150          |             |
|          | 1.8V  | EMP8150-18VN05NRR |          | Tracking Code | 3Kpcs       |
|          | 1.5V  | EMP8150-15VN05NRR |          | 1 2 3         |             |
|          | 1.25V | EMP8150-1CVN05NRR |          |               |             |
|          | 1.2V  | EMP8150-12VN05NRR |          |               |             |
|          | 0.8V  | EMP8150-08VN05NRR | 1        |               |             |

| Package  | Vout | Product ID.       | Marking               | Packing              |
|----------|------|-------------------|-----------------------|----------------------|
|          | 3.3V | EMP8150-33VN03NRR | 3                     |                      |
| SOT-23-3 | 3.0V | EMP8150-30VN03NRR | 8150<br>Tracking Code | Tape & Reel<br>3Kpcs |
|          | 2.8V | EMP8150-28VN03NRR | PIN1 DOT              | 3,500                |



| 1.9V | EMP8150-19VN03NRR |
|------|-------------------|
| 1.8V | EMP8150-18VN03NRR |
| 1.5V | EMP8150-15VN03NRR |
| 1.2V | EMP8150-12VN03NRR |

## **Pin Functions**

| Name    | uDFN-4 | SOT-23-5 | SOT-23-3          | Function                                                                            |
|---------|--------|----------|-------------------|-------------------------------------------------------------------------------------|
|         |        |          |                   | Supply Voltage Input.                                                               |
| IN      | 4      | 1        | 3                 | Require a minimum input capacitor of close to 1µF ceramic capacitor to              |
|         |        |          |                   | ensure stability and sufficient decoupling from the ground pin.                     |
| GND     | 2      | 2        | 1                 | Ground Pin.                                                                         |
|         |        |          |                   | Enable Input.                                                                       |
|         | •      | 3        | N1 / A            | Enable the regulator by pulling the EN pin High. To keep the regulator on           |
| EN      | 3      | 3        | N/A               | during normal operation, connect the EN pin to $V_{\text{IN}}.$ The EN pin must not |
|         |        |          |                   | exceed $V_{\text{IN}}$ under all operating conditions.                              |
| NC      | N/A    | 4        | N/A No Connected. |                                                                                     |
|         |        |          |                   | Regulated Output Voltage Pin.                                                       |
| OUT     | 1      | 5        | 2                 | A small 1µF ceramic capacitor is needed from this pin to ground to                  |
|         |        |          |                   | assure stability.                                                                   |
| Thermal | VFC    | NI/A     | NI/A              | The thermal pad with large thermal land area on the PCB will helpful chip           |
| Pad     | YES    | N/A      | N/A               | power dissipation, to connect it to GND together normally.                          |

## **Functional Block Diagram**



FIG.1. Functional Block Diagram of EMP8150



Absolute Maximum Ratings (Notes 1, 2)

IN, EN, OUT -0.3V to 6.5V ESD Rating

Power Dissipation (Note 6) Human Body Model 2KV
Storage Temperature Range -65°C to 150°C Charged device Model 750V
Junction Temperature (T<sub>J</sub>) 150°C Latch-up 200mA

Lead Temperature (Soldering, 10 sec.) 260°C

Operating Ratings (Note 1, 2)

Supply Voltage Vout+1V to 5.5V Operating Temperature Range -40°C to 85°C

Junction Temperature (T<sub>J</sub>) -40°C to 125°C

#### Thermal Resistance:

| Symbol   | <b>Θ</b> <sub>JA</sub> (Note 3) | <b>O</b> <sub>JC</sub> (Note 4) |
|----------|---------------------------------|---------------------------------|
| uDFN-4   | 110(°C/W)                       | 23(℃/W)                         |
| SOT-23-5 | 152(°C/W)                       | 81(℃/W)                         |
| SOT-23-3 | 250(°C /W)                      | 81(°C/W)                        |

#### **Electrical Characteristics**

Unless otherwise specified, all limits guaranteed for  $V_{IN} = V_{OUT} + 1V$  (Note 5),  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1$ uF,  $C_{OUT} = 1$ uF,  $T_A = 25$ °C.

| Symbol             | Parameter                    | Conditions                                                                  | Min   | Typ<br>(Note 7) | Max   | Units             |  |
|--------------------|------------------------------|-----------------------------------------------------------------------------|-------|-----------------|-------|-------------------|--|
|                    | liano de Maldarara           | I <sub>OUT</sub> = 150mA                                                    | 1.8   |                 | 5.5   | V                 |  |
| V <sub>IN</sub>    | Input Voltage                | I <sub>OUT</sub> = 250mA                                                    | 2.4   |                 | 5.5   | V                 |  |
| Vout               | Output Voltage               |                                                                             | 0.8   |                 | 3.3   | V                 |  |
| Λ \/               | Output Voltago Toloranco     | Vout>2.0V, T=25                                                             | X0.99 |                 | X1.01 | V                 |  |
| Δ V <sub>OTL</sub> | Output Voltage Tolerance     | Vout<=2.0V, T=25                                                            | -20   |                 | +20   | mV                |  |
| Гоит               | Maximum Output Current       | Average DC Current Rating                                                   | 250   |                 |       | mA                |  |
| Icl                | Current Limit                |                                                                             |       | 400             |       | mA                |  |
| I <sub>sc</sub>    | Short Current Limit          |                                                                             |       | 180             |       | mA                |  |
| т                  | Thermal Shutdown             |                                                                             |       | 160             |       | °C                |  |
| T <sub>SD</sub>    | Thermal Shutdown Hysteresis  |                                                                             |       | 20              |       | C                 |  |
| ΙQ                 | Quiescent Current            | I <sub>OUT</sub> = 0mA                                                      |       | 1               | 2     | μA                |  |
| I <sub>EN</sub>    | Shutdown Supply Current      | V <sub>OUT</sub> = 0V, EN = GND                                             |       | 0.1             | 0.5   | μA                |  |
|                    |                              | I <sub>OUT</sub> = 250mA, Vout=0.8V                                         |       | 1020            | 2000  | -                 |  |
|                    |                              | I <sub>OUT</sub> = 250mA, Vout=1.2V                                         |       | 825             | 1600  |                   |  |
|                    | Duan / / /                   | I <sub>OUT</sub> = 250mA, Vout=1.5V                                         |       | 435             | 870   |                   |  |
| $V_{DO}$           | Dropout Voltage (Note 5)     | I <sub>OUT</sub> = 250mA, Vout=1.8V                                         |       | 275             | 555   | mV                |  |
|                    |                              | I <sub>OUT</sub> = 250mA, Vout=2.8V                                         |       | 155             | 315   |                   |  |
|                    |                              | Iout = 250mA, Vout=3.3V                                                     |       | 150             | 300   |                   |  |
| Δ V <sub>OUT</sub> | Line Regulation              | $I_{OUT} = 1 \text{mA}, (V_{OUT} + 1 \text{V}) \le V_{IN} \le 5.5 \text{V}$ |       | 0.02            | 0.1   | %/V               |  |
| A VOUT             | Load Regulation              | 1mA ≤ I <sub>OUT</sub> ≤ 250mA                                              |       | 10              | 30    | mV                |  |
| PSRR               | Power supply rejection ratio | f = 1kHz, Ripple 0.2 Vp-p,<br>V <sub>IN</sub> =2.4V, lout = 30mA, Vout=0.8V |       | 75              |       | dB                |  |
| en                 | Output Voltage Noise         | $10Hz \le f \le 100kHz$<br>$V_{IN}=2.4V$ , lout = 30mA, Vout=0.8V           |       | 60              |       | μV <sub>RMS</sub> |  |
|                    |                              |                                                                             | 1.2   |                 |       |                   |  |
| V <sub>EN</sub>    | EN Input Threshold           |                                                                             |       |                 | 0.4   | V                 |  |
| I <sub>EN</sub>    | EN Input Bias Current        | EN=GND or V <sub>IN</sub>                                                   |       | 0.1             | 1     | μΑ                |  |

Publication Date: Jul. 2020 Revision: 1.1 5/16



- **Note 1:** Absolute Maximum ratings indicate limits beyond which damage may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.
- **Note 2:** All voltages are with respect to the potential at the ground pin.
- **Note 3:**  $\theta$   $_{JA}$  is measured in the natural convection at  $T_A=25^{\circ}C$  on a high effective thermal conductivity test board (2 layers, 2SOP).
- **Note 4:**  $\theta$  <sub>JC</sub> represents the resistance to the heat flows the chip to package top case.
- Note 5: Dropout voltage is measured by reducing V<sub>IN</sub> until V<sub>OUT</sub> drops 100mV from its nominal value at V<sub>IN</sub> -V<sub>OUT</sub> = 1V.
- Note 6: Maximum Power dissipation for the device is calculated using the following equations:

$$P_{D} = \frac{T_{J(MAX)} - T_{A}}{\theta_{JA}}$$

Where  $T_J(MAX)$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction-to-ambient thermal resistance. E.g. for the uDFN-4 package $\theta_{JA} = 110^{\circ}\text{C/W}$ ,  $T_J(MAX) = 150^{\circ}\text{C}$  and using  $T_A = 25^{\circ}\text{C}$ , the maximum power dissipation is found to be 1.13W. The derating factor (-1/ $\theta_{JA}$ ) = -9.1mW/°C, thus below 25°C the power dissipation figure can be increased by 6.6mW per degree, and similarity decreased by this factor for temperatures above 25°C.

**Note 7:** Typical values represent the most likely parametric norm.

Publication Date: Jul. 2020 Revision: 1.1 6/16



## **Typical Performance Characteristics**

Unless otherwise specified,  $V_{IN} = V_{OUT (NOM)} + 1V$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1$ uF,  $C_{OUT} = 1$ uF,  $T_A = 25$ °C





## Typical Performance Characteristics (cont.)

Unless otherwise specified,  $V_{IN} = V_{OUT (NOM)} + 1V$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1uF$ ,  $C_{OUT} = 1uF$ ,  $T_A = 25$ °C





## Typical Performance Characteristics (cont.)

Unless otherwise specified,  $V_{IN} = V_{OUT (NOM)} + 1V$ ,  $V_{EN} = V_{IN}$ ,  $C_{IN} = 1uF$ ,  $C_{OUT} = 1uF$ ,  $T_A = 25^{\circ}C$ 





### **Application Information**

#### **General Description**

Referring to Fig.1 as shown in the Functional Block Diagram section, the EMP8150 adopts the classical regulator topology in which negative feedback control is used to perform the desired voltage regulating function. The sub Vout-select form the feedback circuit which samples the output voltage for the error amplifier's non-inverting input. The inverting input is set to the bandgap reference voltage. Due to its high open-loop gain, the error amplifier ensures that the sampled output feedback voltage at its non-inverting input is virtually equal to the preset voltage reference voltage. The error amplifier compares the voltage difference at its inputs and produces an appropriate driving voltage to the P-channel MOS pass transistor, which controls the amount of current reaching the output. If there are changes in the output voltage due to load changes, the feedback resistors register these changes to the non-inverting input of the error amplifier. The error amplifier then adjusts its driving voltage to maintain virtual short between its two input nodes under all loading conditions. The regulation of the output voltage is achieved as a direct result of the error amplifier keeping its input voltages equal. This negative feedback control topology is further augmented by the shutdown, the temperature and current protection circuitry.

#### **Output Capacitor**

The EMP8150 is specially designed for use with ceramic output capacitors of as low as  $1\mu$ F to take advantage of the savings in cost and space, as well as the superior filtering of high frequency noise. Capacitors of higher value or other types may be used, but it is important to make sure its equivalent series resistance (ESR) be restricted to less than  $0.5\Omega$ . The use of larger capacitors with smaller ESR values is desirable for applications involving large and fast input or output transients, as well as situations where the application systems are not physically located immediately adjacent to the battery power source. Typical ceramic capacitors suitable for use with the EMP8150 are X5R and X7R. The X5R and the X7R capacitors are able to maintain their capacitance values to within  $\pm 20\%$  and  $\pm 10\%$ , respectively, as the temperature increases.

#### **No-Load Stability**

The EMP8150 is capable of stable operation during no-load conditions, a mandatory feature for some applications such as CMOS RAM keep-alive operations.

#### **Input Capacitor**

A minimum input capacitance of 1µF is required for EMP8150. The capacitor value may be increased without limit. Improper workbench set-ups may have adverse effects on the normal operation of the regulator. A case in point is the instability that may result from long supply lead inductance coupling to the output through the gate capacitance of the pass transistor. This will establish a pseudo LCR network, and is likely to happen under high current conditions or near dropout. A 10µF tantalum input capacitor will dampen the parasitic LCR action thanks to its high ESR. However, cautions should be exercised to avoid regulator short-circuit damage when tantalum capacitors are used, for they are prone to fail in short-circuit operating conditions.

Publication Date: Jul. 2020 Revision: 1.1 10/16



#### **Power Dissipation**

Thermal overload results from excessive power dissipation that causes the IC junction temperature to increase beyond a safe operating level. The concept of thermal resistance  $\theta_{JA}$  (°C/W) is often used to describe an IC junction's relative readiness in allowing its thermal energy to dissipate to its ambient air. An IC junction with a low thermal resistance is preferred because it is relatively effective in dissipating its thermal energy to its ambient, thus resulting in a relatively low and desirable junction temperature. The relationship between  $\theta_{JA}$  and  $T_{J}$  is as follows:

$$T_J = \Theta_{JA} \times (P_D) + T_A$$

 $T_A$  is the ambient temperature, and  $P_D$  is the power generated by the IC and can be written as:

$$P_D = I_{OUT} (V_{IN} - V_{OUT})$$

As the above equations show, it is desirable to work with Ics whose  $\theta_{JA}$  values are small such that  $T_J$  does not increase strongly with  $P_D$ . To avoid thermally overloading the EMP8150, refrain from exceeding the absolute maximum junction temperature rating of 150°C under continuous operating conditions. Overstressing the regulator with high loading currents and elevated input-to-output differential voltages can increase the IC die temperature significantly.

#### Shutdown

The EMP8150 enters shutdown mode when the EN pin is low. When this occurs, the pass transistor, the error amplifier, and the biasing circuits, including the bandgap reference, are turned off, thus reducing the supply current to typically < 0.5uA. The low supply current makes the EMP8150 best suited for battery-powered applications. The maximum guaranteed voltage at the EN pin to enter shutdown mode is 0.4V. A minimum guaranteed voltage of 1.2V at the EN pin will activate the EMP8150. To constantly keep the regulator on, direct connection of the EN pin to the  $V_{\rm IN}$  pin is allowed.



# Package Outline Drawing uDFN-4L (1mm x 1mm)





**TOP VIEW** 

**BOTTOM VIEW** 



**SIDE VIEW** 

| Symbol   | Dimension in mm |       |  |
|----------|-----------------|-------|--|
| Syllibol | Min             | Max   |  |
| А        | 0.35            | 0.60  |  |
| A1       | 0.00 0.05       |       |  |
| A3       | 0.12 REF.       |       |  |
| Ъ        | 0.175           | 0.275 |  |
| D        | 1.00 BSC        |       |  |
| Е        | 1.00 BSC        |       |  |
| е        | 0.625 BSC       |       |  |
| L        | 0.200           | 0.300 |  |
| K        | 0.20            | -     |  |

Exposed pad

|    | Dimension in mm |      |  |
|----|-----------------|------|--|
|    | Min             | Max  |  |
| D2 | 0.40            | 0.60 |  |
| E2 | 0.40            | 0.60 |  |



## Package Outline Drawing SOT-23-5





**TOP VIEW** 





**SIDE VIEW** 

**DETAIL A** 

| Symbol | Dimension in mm |      |  |
|--------|-----------------|------|--|
|        | Min.            | Max. |  |
| А      | 0.90            | 1.45 |  |
| A1     | 0.00            | 0.15 |  |
| b      | 0.30            | 0.50 |  |
| С      | 0.08            | 0.25 |  |
| D      | 2.70            | 3.10 |  |
| Е      | 1.40            | 1.80 |  |
| E1     | 2.60            | 3.00 |  |
| е      | 0.95 BSC        |      |  |
| L      | 0.30            | 0.60 |  |



## Package Outline Drawing SOT-23-3





**TOP VIEW** 





**SIDE VIEW** 

**DETAIL A** 

| Symbol | Dimension in mm |      |
|--------|-----------------|------|
|        | Min.            | Max. |
| А      | 0.90            | 1.45 |
| A1     | 0.00            | 0.15 |
| ь      | 0.30            | 0.50 |
| С      | 0.08            | 0.25 |
| D      | 2.70            | 3.10 |
| Е      | 1.40            | 1.80 |
| E1     | 2.60            | 3.00 |
| е      | 1.90 BSC        |      |
| L      | 0.30            | 0.60 |

Publication Date: Jul. 2020 Revision: 1.1 14/16



## **Revision History**

| Revision | Date       | Description                                                                      |
|----------|------------|----------------------------------------------------------------------------------|
| 0.1      | 2018.09.18 | Original                                                                         |
| 0.2      | 2018.10.17 | Add SOT-23 3LDS package information                                              |
| 0.3      | 2018.11.27 | Input voltage range and maximum output current modify                            |
| 0.4      | 2019.02.20 | Add new voltage option for SOT23-5 and uDFN                                      |
| 0.5      | 2019.05.29 | Update POD for uDFN                                                              |
| 0.6      | 2019.07.10 | Modified Electrical Characteristics table VDO typical value and added MAX value. |
| 0.7      | 2019.08.23 | Add new voltage option for SOT23-3,SOT23-5 and uDFN                              |
| 1.0      | 2020.05.12 | Remove Preliminary word for RP                                                   |
| 1.1      | 2020.07.03 | Add Pin1 location description for UDFN                                           |



## Important Notice

All rights reserved.

No part of this document may be reproduced or duplicated in any form or by any means without the prior permission of ESMT.

The contents contained in this document are believed to be accurate at the time of publication. ESMT assumes no responsibility for any error in this document, and reserves the right to change the products or specification in this document without notice.

The information contained herein is presented only as a guide or examples for the application of our products. No responsibility is assumed by ESMT for any infringement of patents, copyrights, or other intellectual property rights of third parties which may result from its use. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of ESMT or others.

Any semiconductor devices may have inherently a certain rate of failure. To minimize risks associated with customer's application, adequate design and operating safeguards against injury, damage, or loss from such failure, should be provided by the customer when making application designs.

ESMT's products are not authorized for use in critical applications such as, but not limited to, life support devices or system, where failure or abnormal operation may directly affect human lives or cause physical injury or property damage. If products described here are to be used for such kinds of application, purchaser must do its own quality assurance testing appropriate to such applications.