## **Induction Cooker Flash MCU** HT45F0058 Revision: V1.40 Date: October 27, 2023 www.holtek.com # **Table of Contents** | Features | 6 | |--------------------------------------------------------------|----| | CPU Features | | | Peripheral Features | 6 | | General Description | 7 | | Block Diagram | 7 | | Pin Assignment | 8 | | Pin Description | 8 | | Absolute Maximum Ratings | 10 | | D.C. Characteristics | 10 | | Operating Voltage Characteristics | | | Operating Current Characteristics | | | Standby Current Characteristics | 10 | | A.C. Characteristics | 11 | | High Speed Internal Oscillator – HIRC – Frequency Accuracy | | | Low Speed Internal Oscillator Characteristics – LIRC | | | Operating Frequency Characteristic Curve | | | System Start Up Time Characteristics | | | Input/Output Characteristics | | | A/D Converter Electrical Characteristics | | | Memory Characteristics | 13 | | LVD & LVR Electrical Characteristics | 13 | | Reference Voltage Characteristics | 14 | | Over Voltage Protection Electrical Characteristics | 15 | | Operational Amplifier Electrical Characteristics | 15 | | Comparator Electrical Characteristics | 16 | | PPG Electrical Characteristics | 17 | | Power-on Reset Characteristics | 17 | | System Architecture | 18 | | Clocking and Pipelining | | | Program Counter | 19 | | Stack | 19 | | Arithmetic and Logic Unit – ALU | 20 | | Flash Program Memory | 21 | | Structure | | | Special Vectors | | | Look-up Table | | | Table Program Example | | | In Circuit Programming – ICP<br>On-Chip Debug Support – OCDS | | | | ∠3 | | Data Memory | 24 | |--------------------------------------------------|----| | Structure | 24 | | Data Memory Addressing | 25 | | General Purpose Data Memory | 25 | | Special Purpose Data Memory | 25 | | Special Function Register Description | 27 | | Indirect Addressing Registers – IAR0, IAR1, IAR2 | | | Memory Pointers – MP0, MP1L/MP1H, MP2L/MP2H | | | Accumulator – ACC | | | Program Counter Low Register – PCL | | | Look-up Table Registers – TBLP, TBHP, TBLH | | | Option Memory Mapping Register – ORMC | | | Status Register – STATUS | 30 | | EEPROM Data Memory | | | EEPROM Data Memory Structure | | | EEPROM Registers | | | Reading Data from the EEPROM | | | Writing Data to the EEPROM | | | Write Protection | | | EEPROM Interrupt | | | Programming Considerations | 35 | | Oscillators | 36 | | Oscillator Overview | 36 | | System Clock Configurations | 36 | | Internal High Speed RC Oscillator – HIRC | | | Internal 32kHz Oscillator – LIRC | 37 | | Operating Modes and System Clocks | 37 | | System Clocks | | | System Operation Modes | 38 | | Control Registers | 39 | | Operating Mode Switching | | | Standby Current Considerations | | | Wake-up | 44 | | Watchdog Timer | 45 | | Watchdog Timer Clock Source | 45 | | Watchdog Timer Control Register | 45 | | Watchdog Timer Operation | 46 | | Reset and Initialisation | 47 | | Reset Functions | | | Reset Initial Conditions | 50 | | Input/Output Ports | 53 | | Pull-high Resistors | | | Port A Wake-up | | | I/O Port Control Registers | | 3 | Pin-shared Functions | 54 | |------------------------------------------------------------|------------------| | I/O Pin Structures | 57 | | Programming Considerations | 57 | | Timer/Event Counters | 58 | | Configuring the Timer/Event Counter Input Clock | Source59 | | Timer/Event Counter Registers – TMR0, TMR1, T | MR260 | | Timer/Event Counter Control Registers – TMR0C | , TMR1C, TMR2C60 | | Timer/Event Counter Operating Modes | 62 | | I/O Interfacing | 64 | | Programming Considerations | 65 | | Timer Program Example | 66 | | Analog to Digital Converter | 67 | | A/D Converter Overview | | | A/D Converter Register Description | 68 | | A/D Converter Operation | | | A/D Converter Reference Voltage | | | A/D Converter Input Signals | 71 | | Conversion Rate and Timing Diagram | 72 | | Summary of A/D Conversion Steps | | | Programming Considerations | | | A/D Conversion Function | 74 | | A/D Conversion Programming Examples | 74 | | Induction Cooker Circuit | 76 | | Programmable Pulse Generator | | | Writing Data to PPGTA~PPGTD Register Descrip | | | Non-retriggered Function | | | Pulse Width Limit Function | | | PPG Output Signal Description | | | To Stop the PPG Function | | | To Start the PPG Operation | 87 | | Inverting Voltage Protection Function | | | PPGTA Approach Function | | | Comparators and Operational Amplifier | 94 | | Comparators | | | Operational Amplifier | | | Over Voltage Protection – OVP | 102 | | Over Voltage Protection Operation | | | Over Voltage Protection Control Registers | | | OVP Comparator Offset Calibration Function | | | · | | | Peripheral Clock Output Peripheral Clock Output Operation | | | Peripheral Clock Output Register | | | i oriprioral olook oatpat Rogistol | | | Low Voltage | | |-----------------------------------------|-----| | LVD Register | 106 | | LVD Operation | 107 | | LVD Operation | 107 | | Interrupts | 108 | | Interrupt Registers | | | Interrupt Operation | 111 | | OVP Interrupt | 112 | | Comparator Interrupts | 112 | | A/D Converter Interrupt | 113 | | EEPROM Interrupt | 113 | | LVD Interrupt | 113 | | Timer/Event Counter Interrupts | 113 | | PPGINT Interrupt | 113 | | PPGTIMER Interrupt | 114 | | PPGATCD Interrupt | 114 | | Interrupt Wake-up Function | 114 | | Programming Considerations | 114 | | Application Circuits | 115 | | Instruction Set | 116 | | Introduction | 116 | | Instruction Timing | 116 | | Moving and Transferring Data | | | Arithmetic Operations | 116 | | Logical and Rotate Operation | 117 | | Branches and Control Transfer | 117 | | Bit Operations | 117 | | Table Read Operations | 117 | | Other Operations | 117 | | Instruction Set Summary | 118 | | Table Conventions | | | Extended Instruction Set | 120 | | Instruction Definition | 122 | | Extended Instruction Definition | | | Package Information | | | 16-nin NSOP (150mil) Outline Dimensions | | ## **Features** #### **CPU Features** - · Operating voltage - $f_{SYS}=16MHz: 3.3V\sim5.5V$ - Up to $0.25\mu s$ instruction cycle with 16MHz system clock at $V_{DD}=5V$ - Power down and wake-up functions to reduce power consumption - Oscillator types - Internal High Speed 16MHz RC HIRC - Internal Low Speed 32kHz RC-LIRC - · Multi-mode operation: FAST, SLOW, IDLE and SLEEP - Fully integrated internal oscillators require no external components - All instructions executed in 1~3 instruction cycles - · Table read instructions - 115 powerful instructions - 8-level subroutine nesting - · Bit manipulation instruction ### **Peripheral Features** - Flash Program Memory: 4K×16 - Data Memory: 256×8 - True EEPROM Memory: 32×8 - · Watchdog Timer function - 13 bidirectional I/O lines - 10 external channel 12-bit resolution A/D converter with Internal Reference Voltage V<sub>BG</sub> - 9-bit programmable pulse generator - Pulse width limit function - Two sets of 9-bit PPG preload registers and two sets of 9-bit timer approach registers - Non-retriggered control from 8-bit Timer/Event Counter 1 - Active high pulse, active low pulse, force low or force high output - Three 8-bit programmable timer/event counters - Timer/Event Counter 0 can be configured to count synchronism pulse number or measure synchronism pulse high or low period - Timer/Event Counter 1 can be configured to implement PPG non-retriggered function - Four comparators - Single Operational Amplifier OPAMP - Single Over Voltage Protection OVP - · Peripheral clock output - Low voltage reset function - · Low voltage detect function - Package types: 16-pin NSOP Rev. 1.40 6 October 27, 2023 ## **General Description** The HT45F0058 is a Flash Memory type 8-bit high performance RISC architecture microcontroller especially designed for induction cooker applications. For memory features, the Flash Memory offers users the convenience of multi-programming features. Other memory includes an area of RAM Data Memory as well as an area of true EEPROM memory for storage of non-volatile data such as serial numbers, calibration data etc. Analog features include a multi-channel 12-bit A/D converter, an OPAMP and multiple comparators functions. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments. The device also includes fully integrated high and low speed oscillators which require no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimise microcontroller operation and minimise power consumption. The inclusion of flexible I/O programming features, Timers, a Programmable Pulse Generator, an Over Voltage Protection, a Peripheral Clock Output along with many other features ensure that the device will find excellent use in induction cooker applications. ## **Block Diagram** ## **Pin Assignment** Note: 1. If the pin-shared pin functions have multiple outputs simultaneously, the desired pin-shared function is determined by the corresponding software control bits. 2. The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available for the HT45V0058 device which is the OCDS EV chip for the HT45F0058 device. ## **Pin Description** With the exception of the power pins and the PPG output pin, all pins on the device can be referenced by their Port name, e.g. PA0, PA1 etc., which refer to the digital I/O function of the pins. However these Port pins are also shared with other function such as the Analog to Digital Converter etc. The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet. | Pin Name | Function | ОРТ | I/T | O/T | Descriptions | |---------------|----------|----------------------|-----|------|-----------------------------------------------------------| | PA0/ICPDA/ | PA0 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | OCDSDA | ICPDA | _ | ST | CMOS | ICP data/address | | | OCDSDA | _ | ST | CMOS | OCDS data/address pin, for EV chip only | | PA1/OPOUT/AN8 | PA1 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | OPOUT | PAS0 | _ | AN | OPAMP output pin | | | AN8 | PAS0 | AN | _ | A/D converter external input 8 | | PA2/OPROUT/ | PA2 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | AN2/ICPCK/ | OPROUT | PAS0 | _ | AN | OPAMP output pin | | OCDSCK | AN2 | PAS0 | AN | _ | A/D converter external input 2 | | | ICPCK | _ | ST | _ | ICP clock pin | | | OCDSCK | _ | ST | _ | OCDS clock pin, for EV chip only | | PA3/TC0/CP0P/ | PA3 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | AN9 | TC0 | PAS0 | ST | _ | Timer/Event Counter 0clock input | | | CP0P | PAS0 | AN | _ | Comparator 0 non-inverting input | | | AN9 | PAS0 | AN | _ | A/D converter external input 9 | | PA4/C2VO/AN4/ | PA4 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | VREF | C2VO | PAS1 | _ | CMOS | Comparator 2 output | | | AN4 | PAS1 | AN | _ | A/D converter external input 4 | | | VREF | PAS1 | AN | _ | A/D converter external reference voltage input | Rev. 1.40 8 October 27, 2023 | Pin Name | Function | ОРТ | I/T | O/T | Descriptions | |------------------------|----------|----------------------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PA5/CP1N/AN7 | PA5 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CP1N | PAS1 | AN | _ | Comparator 1 inverting input | | | AN7 | PAS1 | AN | _ | A/D converter external input 7 | | PA6/CP2N/AN6 | PA6 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CP2N | PAS1 | AN | _ | Comparator 2 inverting input | | | AN6 | PAS1 | AN | _ | A/D converter external input 6 | | PA7/CP2P/AN5 | PA7 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | | CP2P | PAS1 | AN | _ | Comparator 2 non-inverting input | | | AN5 | PAS1 | AN | _ | A/D converter external input 5 | | PB0/OPINN/ | PB0 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | OPINP | OPINN | PBS0 | AN | _ | OPAMP inverting input | | | OPINP | PBS0 | AN | _ | OPAMP non-inverting input | | | PB1 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB1/PCK/C1VO/ | PCK | PBS0 | _ | CMOS | PCK output | | C3VO | C1VO | PBS0 | _ | CMOS | Comparator 1 output | | | C3VO | PBS0 | _ | CMOS | Comparator 3 output | | | PB2 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB2/OVPI1/AN1 | OVPI1 | PBS0 | AN | _ | OVP non-inverting input 1 | | | AN1 | PBS0 | AN | _ | A/D converter external input 1 | | | PB3 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB3/PPGIN/<br>CP0N/AN0 | PPGIN | PBS0 | ST | _ | PPG external trigger input | | CFON/ANO | CP0N | PBS0 | AN | _ | Comparator 0 inverting input | | | AN0 | PBS0 | AN | _ | A/D converter external input 0 | | DD 4/00\/0/AN0 | PB4 | PBPU<br>PBS1 | ST | CMOS | General purpose I/O. Register enabled pull-up | | PB4/C0VO/AN3 | C0VO | PBS1 | _ | CMOS | Comparator 0 output | | | AN3 | PBS1 | AN | _ | A/D converter external input 3 | | PPG | PPG | _ | _ | PMOS<br>NMOS<br>CMOS | Programmable pulse generator output pin PPG pin output active level can be selected by software. If active high, PMOS output; if active low, NMOS output; if force low or force high, CMOS output | | VDD/AVDD | VDD | _ | PWR | _ | Digital positive power supply | | VDD/AVDD | AVDD | _ | PWR | _ | A/D converter positive power supply | | \/\$\$/A\/\$\$ | VSS | _ | PWR | _ | Digital negative power supply | | VSS/AVSS | AVSS | _ | PWR | | A/D converter negative power supply | Legend: I/T: Input type; OPT: Optional by register option; ST: Schmitt Trigger input; NMOS: NMOS output; AN: Analog signal. O/T: Output type; PWR: Power; CMOS: CMOS output; PMOS: PMOS output; ## **Absolute Maximum Ratings** | Supply Voltage | V <sub>SS</sub> -0.3V to 6.0V | |-------------------------|------------------------------------------------| | Input Voltage | $V_{\text{SS}}$ -0.3V to $V_{\text{DD}}$ +0.3V | | Storage Temperature | -50°C to +125°C | | Operating Temperature | -40°C to +85°C | | I <sub>OH</sub> Total | 80mA | | I <sub>OL</sub> Total | 80mA | | Total Power Dissipation | 500mW | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of the device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ## **D.C. Characteristics** For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency, pin load conditions, temperature and program instruction type, etc., can all exert an influence on the measured values. ## **Operating Voltage Characteristics** Ta=25°C | Symbol | Parameter Test Conditions | | Min. | Тур. | Max. | Unit | |-----------------|---------------------------|--------------------------------------------|------|------|------|------| | ., | Operating Voltage (HIRC) | f <sub>SYS</sub> =f <sub>HIRC</sub> =16MHz | 3.3 | _ | 5.5 | V | | V <sub>DD</sub> | Operating Voltage (LIRC) | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | 3.3 | _ | 5.5 | V | ## **Operating Current Characteristics** Ta=25°C | Symbol | Parameter | | Test Conditions | Min. | Typ. | Max. | Unit | |-----------------|--------------------------|-----------------|--------------------------------------------|---------|------|--------|------| | | Farameter | $V_{\text{DD}}$ | Conditions | IVIIII. | iyp. | IVIAX. | Onit | | | Operating current (HIRC) | 5V | f <sub>SYS</sub> =f <sub>HIRC</sub> =16MHz | _ | 3.2 | 4.8 | mA | | I <sub>DD</sub> | Operating current (LIRC) | 5V | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | _ | 30 | 50 | μΑ | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital inputs are setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Operating Current values are measured using a continuous NOP instruction program loop. ## **Standby Current Characteristics** Ta=25°C | Symbol | Standby Mada | | Test Conditions | Min | Trees | Max | Unit | |------------------|-------------------|-----------------|----------------------------------------------|------|-------|------|------| | | Standby Mode | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | | | | SLEEP Mode | 5V | WDT on | _ | 3 | 5 | μΑ | | I <sub>STB</sub> | IDLE0 Mode (LIRC) | 5V | f <sub>SUB</sub> on | _ | 5 | 10 | μΑ | | | IDLE1 Mode (HIRC) | 5V | f <sub>SUB</sub> on, f <sub>SYS</sub> =16MHz | _ | 1.4 | 2.0 | mA | Note: When using the characteristic table data, the following notes should be taken into consideration: Rev. 1.40 October 27, 2023 - 1. Any digital inputs are setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Standby Current values are taken after a HALT instruction execution thus stopping all instruction execution. ## A.C. Characteristics For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency and temperature etc., can all exert an influence on the measured values. ## High Speed Internal Oscillator - HIRC - Frequency Accuracy During the program writing operation the writer will trim the HIRC oscillator at a user selected HIRC frequency and user selected voltage of 5V. | Cumbal | Symbol Parameter | Tes | Min. | Trees | May | 11-24 | | |--------|-------------------------------------------------------|-----------------|-------|------------|------|-------|-------| | Symbol | | V <sub>DD</sub> | Temp. | wiin. | Тур. | Max. | Unit | | | <b></b> | 5V | 25°C | -1% | 16 | +1% | | | £ | f <sub>HIRC</sub> 16MHz Writer Trimmed HIRC Frequency | | 3V | -40°C~85°C | -2% | 16 | +2% | | IHIRC | | 0.0)/ 5.5)/ | 25°C | -2.5% | 16 | +2.5% | IVI□Z | | | 3.3V~5.5V | -40°C~85°C | -3% | 16 | +3% | | | Note: 1. The 5V values for $V_{DD}$ are provided as this is the fixed voltage at which the HIRC frequency is trimmed by the writer. 2. The row below the 5V trim voltage row is provided to show the values for the specific $V_{DD}$ range operating voltage. ## Low Speed Internal Oscillator Characteristics - LIRC | Symbol | Parameter | Tes | Min. | Typ. | Max. | Unit | | |--------------------|--------------------|------------------------|------------|---------|------|--------|------| | Syllibol | | <b>V</b> <sub>DD</sub> | Temp. | IVIIII. | Typ. | IVIAX. | Uill | | f <sub>LIRC</sub> | LIRC Frequency | 3.3V~5.5V | -40°C~85°C | -7% | 32 | +7% | kHz | | t <sub>START</sub> | LIRC Start-up Time | _ | 25°C | _ | _ | 100 | μs | ## **Operating Frequency Characteristic Curve** Rev. 1.40 11 October 27, 2023 ## **System Start Up Time Characteristics** Ta=25°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|-------------------| | | System Start-up Time | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 16 | _ | tsys | | | Wake-up from condition where f <sub>SYS</sub> is off | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | tsys | | t <sub>sst</sub> | System Start-up Time | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 2 | _ | tsys | | 1331 | Wake-up from condition where f <sub>SYS</sub> is on | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>SYS</sub> | | | System Speed Switch Time<br>FAST to SLOW Mode or SLOW to FAST Mode | $f_{\text{HIRC}}$ switches from off $\rightarrow$ on | _ | 16 | _ | t <sub>HIRC</sub> | | | System Reset Delay Time<br>Reset source from Power-on reset or<br>LVR hardware reset | RR <sub>POR</sub> =5V/ms | 42 | 48 | 54 | ms | | t <sub>RSTD</sub> | System Reset Delay Time<br>LVRC/WDTC register software reset | _ | | | | | | | System Reset Delay Time<br>WDT overflow reset | _ | 14 | 16 | 18 | ms | | t <sub>SRESET</sub> | Minimum Software Reset Width to Reset | _ | 45 | 90 | 120 | μs | - Note: 1. For the System Start-up time values, whether $f_{SYS}$ is on or off depends upon the mode type and the chosen $f_{SYS}$ system oscillator. Details are provided in the System Operating Modes section. - 2. The time units, shown by the symbols $t_{HIRC}$ , $t_{SYS}$ etc. are the inverse of the corresponding frequency values as provided in the above tables. For example $t_{HIRC} = 1/f_{HIRC}$ , $t_{SYS} = 1/f_{SYS}$ etc. - 3. If the LIRC is used as the system clock, then an additional LIRC start up time, t<sub>START</sub>, as provided in the LIRC frequency table, must be added to the t<sub>SST</sub> time in the table above. - 4. The System Speed Switch Time is effectively the time taken for the newly activated oscillator to start up. ## Input/Output Characteristics Ta=25°C | Symbol | Input Low Voltage for I/O Ports or Input Pins Input High Voltage for I/O Ports or Input Pins Sink Current for I/O Ports Source Current for I/O Ports Pull-High Resistance for I/O Ports (Note) | Т | est Conditions | Min. | Tun | Max. | Unit | |----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------------------------|---------|----------|--------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | Unit | | VIL | Input Law Voltage for I/O Porte or Input Bine | 5V | | 0 | _ | 1.5 | V | | VIL | Input Low Voltage for I/O Ports or Input Pir Input High Voltage for I/O Ports or Input Pir Sink Current for I/O Ports Source Current for I/O Ports | _ | _ | 0 | _ | 0.2V <sub>DD</sub> | v | | V <sub>IH</sub> Input High Voltage for I/O Ports or Input Pins | | 5V | | 3.5 | _ | 5.0 | V | | V IH | Imput high voltage for 1/O Ports of imput Pills | _ | 0.8V <sub>DD</sub> | _ | $V_{DD}$ | | | | I <sub>OL</sub> | Sink Current for I/O Ports | 5V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 32 | 65 | _ | mA | | Іон | Source Current for I/O Ports | 5V | V <sub>OH</sub> =0.9V <sub>DD</sub> | -8 | -16 | _ | mA | | R <sub>PH</sub> | Pull-High Resistance for I/O Ports (Note) | | _ | 10 | 30 | 50 | kΩ | | t <sub>TC</sub> | TC0 Input Pin Minimum Pulse Width | _ | _ | 25 | _ | _ | ns | Note: The R<sub>PH</sub> internal pull high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the R<sub>PH</sub> value. Rev. 1.40 12 October 27, 2023 ## A/D Converter Electrical Characteristics Ta=25°C, unless otherwise specified. | Cumbal | Parameter | | Test Conditions | Min | Trees | May | Unit | |--------------------|---------------------------------------------------------|-----------------|-------------------------------------------------------------------------------|------|-------|-----------|-------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | V <sub>ADI</sub> | Input Voltage | _ | _ | 0 | _ | $V_{REF}$ | V | | V <sub>REF</sub> | Reference Voltage | _ | _ | 2 | _ | $V_{DD}$ | V | | N <sub>R</sub> | Resolution | _ | _ | _ | _ | 12 | Bit | | DNL | Differential Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5μs<br>Ta=-40°C~85°C | -3 | _ | +3 | LSB | | INL | Integral Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5μs<br>Ta=-40°C~85°C | -4 | _ | +4 | LSB | | I <sub>ADC</sub> | Additional Current Consumption for A/D Converter Enable | 5V | No load, t <sub>ADCK</sub> =0.5µs | _ | 500 | 700 | μA | | t <sub>ADCK</sub> | Clock Period | _ | _ | 0.5 | _ | 10.0 | μs | | t <sub>ON2ST</sub> | A/D Converter On-to-Start Time | _ | _ | 4 | _ | _ | μs | | t <sub>ADS</sub> | Sampling Time | _ | _ | _ | 4 | _ | t <sub>ADCK</sub> | | t <sub>ADC</sub> | Conversion Time<br>(Including A/D Sample and Hold Time) | _ | _ | _ | 16 | _ | tadck | ## **Memory Characteristics** Ta=25°C | Symbol | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |-------------------|---------------------------------------|-----------------|----------------------|--------------------|------|--------------------|-------| | Symbol | Farameter | V <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | Ullit | | V <sub>RW</sub> | V <sub>DD</sub> for Read / Write | _ | | $V_{\text{DDmin}}$ | _ | $V_{\text{DDmax}}$ | V | | Flash Pro | ogram Memory / Data EEPROM Memory | | | | | | | | t <sub>DEW</sub> | Write Cycle Time – Data EEPROM Memory | — | _ | _ | 4 | 6 | ms | | _ | Cell Endurance – Flash Program Memory | _ | _ | 10K | _ | _ | E/W | | E <sub>P</sub> | Cell Endurance – Data EEPROM Memory | _ | _ | 100K | _ | _ | E/VV | | t <sub>RETD</sub> | ROM Data Retention Time | _ | _ | _ | 40 | _ | Year | | RAM Data Memory | | | | | | | | | V <sub>DR</sub> | RAM Data Retention Voltage | | Device in SLEEP Mode | 1.0 | | _ | V | Note: "E/W" means Erase/Write times. ## **LVD & LVR Electrical Characteristics** Ta=25°C, unless otherwise specified. | Symbol | Parameter | Test Conditions | | | Tun | Max. | Unit | |--------|--------------------------------------------|-----------------|--------------------------------------------------|------|------|--------|-------| | Symbol | Farameter | V <sub>DD</sub> | Conditions | Min. | Тур. | IVIAX. | Ullit | | | V <sub>LVR</sub> Low Voltage Reset Voltage | _ | LVR enable, voltage select 2.1V<br>Ta=-40°C~85°C | | 2.1 | | | | | | _ | LVR enable, voltage select 2.55V Ta=-40°C~85°C | -5% | 2.55 | +5% | V | | V LVR | | _ | LVR enable, voltage select 3.15V Ta=-40°C~85°C | | 3.15 | 75% | | | | | _ | LVR enable, voltage select 3.8V<br>Ta=-40°C~85°C | | 3.8 | | | Rev. 1.40 13 October 27, 2023 | Comple at | Parameter | | Test Conditions | | Trees | Max. | Unit | |---------------------------------|----------------------------------------|-----------------------------------------------|---------------------------------------------------------|------|-------|------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | wax. | Unit | | | | _ | LVD enable, voltage select 2.0V<br>Ta=-40°C~85°C | | 2.0 | | | | | | _ | LVD enable, voltage select 2.2V<br>Ta=-40°C~85°C | | 2.2 | | | | | | _ | LVD enable, voltage select 2.4V Ta=-40°C~85°C | | 2.4 | | | | V | Low Voltage Detection Voltage | _ | LVD enable, voltage select 2.7V Ta=-40°C~85°C | E0/ | 2.7 | 150/ | V | | V <sub>LVD</sub> Low Voltage De | Low Voltage Detection Voltage | LVD enable, voltage select 3.0V Ta=-40°C~85°C | -5% | 3.0 | F3 /0 | V | | | | | _ | LVD enable, voltage select 3.3V<br>Ta=-40°C~85°C | | 3.3 | | | | | | _ | LVD enable, voltage select 3.6V<br>Ta=-40°C~85°C | | 3.6 | | | | | | _ | LVD enable, voltage select 4.0V<br>Ta=-40°C~85°C | | 4.0 | | | | | Operating Current | 5V | LVD enable, LVR enable, VBGEN=0 | _ | 20 | 25 | μΑ | | ILVRLVDBG | Operating Current | 5V | LVD enable, LVR enable, VBGEN=1 | _ | 180 | 200 | μA | | t <sub>LVDS</sub> | LVDO Stable Time | _ | For LVR enable, VBGEN=0,<br>LVD off → on, Ta=-40°C~85°C | _ | _ | 20 | μs | | | | | TLVR[1:0]=00B | 120 | 240 | 480 | μs | | M | Minimum Low Voltage Width to | | TLVR[1:0]=01B | 0.5 | 1.0 | 2.0 | ms | | t <sub>LVR</sub> | Reset | _ | TLVR[1:0]=10B | 1 | 2 | 200<br>20<br>480 | ms | | | | | TLVR[1:0]=11B | 2 | 4 | 8 | ms | | t <sub>LVD</sub> | Minimum Low Voltage Width to Interrupt | _ | _ | 60 | 120 | 240 | μs | ## **Reference Voltage Characteristics** Ta=25°C, unless otherwise specified. | Countries and | Davamatav | Test Conditions | Min | Тур. | Max. | I Incid | | |------------------|-------------------------------------|------------------------|---------------|------|------|---------|------| | Symbol | nbol Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Typ. | IVIAX. | Unit | | $V_{BG}$ | Bandgap Reference Voltage | _ | Ta=-40°C~85°C | -5% | 1.04 | +5% | V | | t <sub>BGS</sub> | V <sub>BG</sub> Turn On Stable Time | _ | No load | _ | _ | 150 | μs | Note: The $V_{\text{BG}}$ voltage is used as the A/D converter internal signal input. Rev. 1.40 October 27, 2023 ## **Over Voltage Protection Electrical Characteristics** Ta=25°C | Cumbal | Parameter | | Test Conditions | Min. | Trees | Max. | Unit | |------------------|---------------------------|------------------------|------------------------------------------------------------------------------------------------------------------|---------|-------|--------------------|-------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | IVIAX. | Ullit | | I <sub>OVP</sub> | Operating Current | 5V | OVPEN=1,<br>D/A converter V <sub>REF</sub> =V <sub>DD</sub> | _ | 500 | 750 | μΑ | | Vos | Input Offset Voltage | 5V | With calibration | -2 | _ | 2 | mV | | | | 5V | HYS[1:0]=00B | 0 | 0 | 5 | mV | | | Hysteresis | 5V | HYS[1:0]=01B | 15 | 30 | 45 | mV | | VHYS | | 5V | HYS[1:0]=10B | 40 | 60 | 80 | mV | | | | 5V | HYS[1:0]=11B | 60 | 80 | 100 | mV | | V <sub>CM</sub> | Common Mode Voltage Range | 5V | _ | Vss | _ | V <sub>DD</sub> -1 | V | | DNL | Differential Nonlinearity | 5V | D/A converter V <sub>REF</sub> =V <sub>DD</sub> | -1 | _ | +1 | LSB | | INL | Integral Nonlinearity | 5V | D/A converter V <sub>REF</sub> =V <sub>DD</sub> | -1.5 | _ | +1.5 | LSB | | t <sub>RP</sub> | OVP Response Time | 5V | OVPDA=10110011B,<br>OVPDEB[2:0]=000,<br>D/A converter V <sub>REF</sub> =V <sub>DD</sub> ,<br>OVP input=2.1V~3.6V | _ | 1.0 | 1.8 | μs | ## **Operational Amplifier Electrical Characteristics** Ta=25°C, unless otherwise specified. | Complete L | Devenue | | Test Conditions | Min. | T | Mari | Unit | |--------------------|------------------------------------|-----------------|---------------------------------------------------|---------|------|----------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | IVIII. | Тур. | Max. | Unit | | | Additional Current for Operational | 5V | No load, Input: OPINP;<br>OPS=01H; <sup>(1)</sup> | _ | 300 | 450 | μA | | I <sub>OPA</sub> | Amplifier Enable | 5V | No load,<br>OPG[1:0]=00B <sup>(2)</sup> | _ | 450 | 700 | μA | | Vos | Input Offset Voltage | 5V | Without calibration (OOF[5:0]=100000B) | -15 | _ | 15 | mV | | | | 5V | With calibration | -2 | _ | 2 | | | V <sub>СМ</sub> | Common Mode Voltage Range | 5V | _ | Vss | _ | V <sub>DD</sub> -1.4 | V | | Vor | Maximum Output Voltage Range | 5V | _ | Vss+0.1 | _ | V <sub>DD</sub> -0.1 | V | | SR | Slew Rate | 5V | No load | 0.6 | 1.8 | _ | V/µs | | GBW | Gain Bandwidth | 5V | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =100pF | 600 | 2200 | _ | kHz | | PSRR | Power Supply Rejection Ratio | 5V | _ | 60 | 80 | _ | dB | | CMRR | Common Mode Rejection Ratio | 5V | _ | 60 | 80 | _ | dB | | Ga | OPAMP Gain Accuracy (3) | 5V | Relative gain,<br>Ta=-40 °C~85°C | -5 | _ | 5 | % | | R <sub>OPAR2</sub> | OPAR2 Resistance | 5V | _ | 0.75 | 1.00 | 1.25 | kΩ | | R <sub>OPAR3</sub> | OPAR3 Resistance | 5V | _ | 0.75 | 1.00 | 1.25 | kΩ | | R <sub>OPAR4</sub> | OPAR4 Resistance | 5V | _ | _ | 10 | _ | kΩ | Note: 1. If the OPAMP is configured as an over resistance form, it will measure using the unit gain. - 2. If the OPAMP is configured as a PGA form, it will measure using the internal gain. The PGA current consumption includes the amplifying resistance current consumption. - 3. The PGA gain accuracy is guaranteed only when the PGA output voltage meets the $V_{\text{OR}}$ specification. - 4. If $V_{\rm IN}$ is negative, it should not be lower than -0.2V to avoid leakage current. Rev. 1.40 15 October 27, 2023 # **Comparator Electrical Characteristics** Ta=25°C | | | | Test Conditions | | | | | |--------------------|---------------------------------------|-----------------|-------------------------------------------------------------------------|--------|---------------------------------------|--------------------------------------|-----------------| | Symbol | Parameter | V <sub>DD</sub> | I | Min. | Тур. | Max. | Unit | | | Additional Current for | 5V | CnEN=1 (n=0) | | 55 | 80 | μA | | I <sub>CMP</sub> | Comparator Enable | 5V | CnEN=1 (n=1~3) | | 220 | 300 | μΑ | | | ' | - | Without calibration. | | | | | | | | _ | CnCOF[5:0]=100000B (n=0) | -15 | _ | 15 | mV | | Vos | Input Offset Voltage | _ | Without calibration,<br>CnCOF[4:0]=10000B (n=1~3) | -15 | _ | 15 | mV | | | | | With calibration | -2 | _ | 2 | mV | | V <sub>CM</sub> | Common Mode Voltage<br>Range | _ | _ | Vss | _ | V <sub>DD</sub> -1.0 | V | | V <sub>HYS</sub> | Hysteresis | 5V | _ | 20 | 45 | 70 | mV | | | | | Hysteresis disabled, | | 0.8 | 1.5 | 110 | | | | | debounce disabled | | 0.8 | 1.5 | μs | | | CMPn Interrupt Response<br>Time (n=0) | _ | Hysteresis disabled,<br>debounce enabled,<br>C0DBC[5:0]=000001B~101111B | _ | C0DBC[5:0] ×t <sub>PPGDCK</sub> +0.8 | C0DBC[5:0] ×t <sub>PPGDCK</sub> +1.5 | μs | | t <sub>CIRP</sub> | | | Hysteresis disabled,<br>debounce enabled,<br>C0DBC[5:0]=110000B~111111B | _ | 48×t <sub>PPGDCK</sub><br>+0.8 | 48×t <sub>PPGDCK</sub><br>+1.5 | μs | | | CMPn Interrupt Response | _ | Hysteresis disabled, debounce disabled | _ | 0.8 | 1.5 | μs | | | Time (n=1~3) | _ | Hysteresis disabled, debounce enabled | _ | 4×t <sub>PPGDCK</sub><br>+0.8 | 4×t <sub>PPGDCK</sub><br>+1.5 | μs | | 4 | INT00 Delay Time | 5V | PPGDL[5:0]=000000B~101111B,<br>CMPDBC0=00H | Typ0.2 | PPGDL[5:0] ×t <sub>PPGDCK</sub> +0.08 | Typ.<br>+0.2 | μs | | t <sub>INTDY</sub> | (Include debounce time) | 5V | PPGDL[5:0]=110000B~111111B,<br>CMPDBC0=00H | Typ0.2 | 48×t <sub>PPGDCK</sub><br>+0.08 | Typ.<br>+0.2 | μs | | | | | | | 0.600 | | | | | | | | | 0.625 | | | | | | | | | 0.650 | | | | $V_{R1}$ | Reference Voltage for | 5V | _ | -5% | 0.675 | +5% | V <sub>DD</sub> | | V R1 | Comparator 1 | JV | _ | -5 /0 | 0.700 | +376 | V DD | | | | | | | 0.725 | | | | | | | | | 0.750 | | | | | | | | | 0.775 | | | | | | | | | 0.600 | | | | | | | | | 0.625 | | | | | | | | | 0.650 | | | | $V_{R2}$ | Reference Voltage for | 5V | _ | -5% | 0.675 | +5% | V <sub>DD</sub> | | V KZ | Comparator 2 | 0 0 | | 0 70 | 0.700 | | <b>V</b> DD | | | | | | | 0.725 | | | | | | | | | 0.750 | | | | | | | | | 0.775 | | | | | | | | | 0.075 | | | | | | | | | 0.100 | | | | | | | | | 0.125 | | | | ., | Reference Voltage for | E\ / | | E0/ | 0.150 | L E0/ | \/ | | $V_{R3}$ | Comparator 2 | 5V | _ | -5% | 0.175 | +5% | $V_{DD}$ | | | | | | | 0.200 | | | | | | | | | 0.225 | | | | | | | | | 0.250 | | | Rev. 1.40 October 27, 2023 | Symbol | Parameter | | Test Conditions | Min. | Тур. | Max. | Unit | | | | |----------|-----------------------|-----------------|-----------------|-------|-------|-------|------|-------|-----|-----------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | wiin. | iyp. | wax. | Unit | | | | | | | | | | 0.600 | | | | | | | | | 5V | | | 0.625 | | | | | | | | | | | | 0.650 | | | | | | | $V_{R4}$ | Reference Voltage for | | -\ / | EV/ | 5\/ | | -5% | 0.675 | +5% | V <sub>DD</sub> | | V R4 | Comparator 3 | | _ | -5/0 | 0.700 | - +5% | V DD | | | | | | | | | | 0.725 | | | | | | | | | | | | 0.750 | | | | | | | | | | | | 0.775 | | | | | | ## **PPG Electrical Characteristics** Ta=25°C, unless otherwise specified. | Symbol | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |--------------------|----------------------------------------------------------------|------------------------|--------------------------------------------------|---------|------|-------|-------| | Symbol | Farameter | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Тур. | Wax. | Ullit | | | √ <sub>PPGF</sub> PPG Pin Floating Voltage <sup>(Note)</sup> - | _ | LVR enable, voltage select 2.1V<br>Ta=-40°C~85°C | | 2.1 | | ٧ | | | | _ | LVR enable, voltage select 2.55V Ta=-40°C~85°C | -5% | 2.55 | . 50/ | ٧ | | <b>V</b> PPGF | | _ | LVR enable, voltage select 3.15V Ta=-40°C~85°C | -5% | 3.15 | +5% | ٧ | | | | _ | LVR enable, voltage select 3.8V Ta=-40°C~85°C | | 3.8 | | ٧ | | t <sub>PPGIN</sub> | External PPGIN Input Minimum Pulse Width | _ | _ | 0.1 | _ | _ | μs | | I <sub>OL</sub> | Sink Current for PPG | 5V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 32 | 65 | _ | mA | | Іон | Source Current for PPG | 5V | V <sub>OH</sub> =0.9V <sub>DD</sub> | -8 | -16 | _ | mA | Note: When $V_{\text{DD}}\!\!<\!\!V_{\text{LVR}},$ the PPG pin is floating. ## **Power-on Reset Characteristics** Ta=25°C | Cumbal | ol Parameter - | | Test Conditions | Min. | Tien | Max. | Unit | |-------------------|-------------------------------------------------------------------------------------|---|-----------------|-------|------|------|-------| | Symbol | | | Conditions | wiin. | Тур. | wax. | Oilit | | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset | _ | _ | _ | _ | 100 | mV | | RR <sub>POR</sub> | V <sub>DD</sub> Rising Rate to Ensure Power-on Reset | _ | _ | 0.035 | _ | _ | V/ms | | t <sub>POR</sub> | Minimum Time for $V_{\text{DD}}$ Stays at $V_{\text{POR}}$ to Ensure Power-on Reset | _ | _ | 1 | _ | _ | ms | Rev. 1.40 17 October 27, 2023 ## **System Architecture** A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The range of the device take advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one or two cycles for most of the standard or extended instructions respectively, with the exception of branch or call instructions which need one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes the device suitable for low-cost, high-volume production for controller applications. ### **Clocking and Pipelining** The main system clock, derived from either the HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute. For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications. **System Clocking and Pipelining** Rev. 1.40 18 October 27, 2023 Instruction Fetching ### **Program Counter** During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program. When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. | Program Count | er | |---------------------------|--------------| | Program Counter High Byte | PCL Register | | PC11~PC8 | PCL7~PCL0 | **Program Counter** The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch. #### Stack This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is organized into 8 levels and neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack. If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching. Rev. 1.40 19 October 27, 2023 If the stack is overflow, the first Program Counter save in the stack will be lost. ### Arithmetic and Logic Unit - ALU The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions: - Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA, LADD, LADDM, LADC, LADCM, LSUB, LSUBM, LSBC, LSBCM, LDAA - Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA, LAND, LANDM, LOR, LORM, LXOR, LXORM, LCPL, LCPLA - Rotation: RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC, LRR, LRRA, LRRCA, LRRC, LRLA, LRL, LRLCA, LRLC - Increment and Decrement: INCA, INC, DECA, DEC, LINCA, LINC, LDECA, LDEC - Branch decision: JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI, LSNZ, LSZ, LSZA, LSIZ, LSIZA, LSDZ, LSDZA Rev. 1.40 20 October 27, 2023 ## Flash Program Memory The Program Memory is the location where the user code or program is stored. For the device the Program Memory is Flash type, which means it can be programmed and re-programmed a large number of times, allowing users the convenience of code modification on the same device. By using the appropriate programming tools, the Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating. #### Structure The Program Memory has a capacity of 4K×16 bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register. **Program Memory Structure** ### **Special Vectors** Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 0000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution. ### Look-up Table Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer register, TBLP and TBHP. These registers define the total address of the look-up table. After setting up the table pointer, the table data can be retrieved from the Program Memory using the corresponding table read instruction such as "TABRD [m]" or "TABRDL [m]" respectively when the memory [m] is located in Sector 0. If the memory [m] is located in other sectors except Sector 0, the data can be retrieved from the program memory using the corresponding extended table read instruction such as "LTABRD [m]" or "LTABRDL [m]" respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. Any unused bits in this transferred higher order byte will be read as "0". Rev. 1.40 21 October 27, 2023 The accompanying diagram illustrates the addressing data flow of the look-up table. ## **Table Program Example** The following example shows how the table pointer and table data is defined and retrieved from the microcontroller. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "0F00H" which refers to the start address of the last page within the 4K Program Memory of the microcontroller. The table pointer low byte register is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "0F06H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the specific address pointed by the TBHP and TBLP registers if the "TABRD [m]" or "LTABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" or "LTABRD [m]" instruction is executed. Because the TBLH register is a read/write register and can be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation. #### **Table Read Program Example** ``` tempreg1 db ? ; temporary register #1 tempreg2 db ? ; temporary register #2 mov a,06h ; initialise table pointer - note that this address is referenced ; to the last page or the page that thhp pointed mov tblp,a mov a,0Fh ; initialise high table pointer mov tbhp, a tabrd tempreg1 ; transfers value in table referenced by table pointer ; data at program memory address "OFO6H" transferred to tempreg1 and TBLH ; reduce value of table pointer by one dec tblp ; transfers value in table referenced by table pointer tabrd tempreg2 ; data at program memory address "OFO5H" transferred to tempreg2 and TBLH ; in this example the data "1AH" is transferred to tempreg1 and data "0FH" ; to tempreg2 org OFOOh ; sets initial address of program memory dc 00Ah,00Bh,00Ch,00Dh,00Eh,00Fh,01Ah,01Bh ``` Rev. 1.40 22 October 27, 2023 ## In Circuit Programming - ICP The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-circuit using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device. The Holtek Flash MCU to Writer Programming Pin correspondence table is as follows: | Holtek Writer Pins | MCU Programming Pins | Pin Description | | | |--------------------|----------------------|---------------------------------|--|--| | ICPDA | PA0 | Programming Serial Data/Address | | | | ICPCK PA2 | | Programming Clock | | | | VDD | VDD/AVDD | Power Supply | | | | VSS | VSS/AVSS | Ground | | | The Program Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply and one line for the reset. The technical details regarding the in-circuit programming of the device is beyond the scope of this document and will be supplied in supplementary literature. During the programming process, the user must take care of the ICPDA and ICPCK pins for data and clock programming purposes to ensure that no other outputs are connected to these two pins. Note: \* may be resistor or capacitor. The resistance of \* must be greater than $1k\Omega$ or the capacitance of \* must be less than 1nF. ## On-Chip Debug Support - OCDS There is an EV chip named HT45V0058 which is used to emulate the HT45F0058 device. The EV chip device also provides an "On-Chip Debug" function to debug the real MCU device during the development process. The EV chip and the real MCU device are almost functionally compatible except for "On-Chip Debug" function. Users can use the EV chip device to emulate the real chip device behavior by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/output pin while the OCDSCK pin is the OCDS clock input pin. When users use the EV chip for debugging, other functions which are Rev. 1.40 23 October 27, 2023 shared with the OCDSDA and OCDSCK pins in the device will have no effect in the EV chip. However, the two OCDS pins which are pin-shared with the ICP programming pins are still used as the Flash Memory programming pins for ICP. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide". | Holtek e-Link Pins | EV Chip Pins | Pin Description | |--------------------|--------------|-------------------------------------------------| | OCDSDA | OCDSDA | On-Chip Debug Support Data/Address input/output | | OCDSCK | OCDSCK | On-Chip Debug Support Clock input | | VDD | VDD/AVDD | Power Supply | | VSS | VSS/AVSS | Ground | ## **Data Memory** The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored. Categorized into two types, the first of these is an area of RAM, known as the Special Function Data Memory. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is known as the General Purpose Data Memory, which is reserved for general purpose use. All locations within this area are read and write accessible under program control. #### **Structure** The Data Memory is subdivided into two sectors, all of which are implemented in 8-bit wide RAM. Each of the Data Memory Sector is categorized into two types, the special Purpose Data Memory and the General Purpose Data Memory. Switching between the different Data Memory sectors is achieved by setting the Memory Pointers to the correct value if using the indirectly accessing method. The address range of the Special Purpose Data Memory for the device is from 00H to 7FH while the General Purpose Data Memory address range is from 80H to FFH. | Special Purpose Data Memory | General Pu | rpose Data Memory | |-----------------------------|------------|--------------------------| | Located Sectors | Capacity | Sector: Address | | 0~1 | 256×8 | 0: 80H~FFH<br>1: 80H~FFH | **Data Memory Summary** **Data Memory Structure** Rev. 1.40 October 27, 2023 ## **Data Memory Addressing** For the device that supports the extended instructions, there is no Bank Pointer for Data Memory. For Data Memory the desired Sector is pointed by the MP1H or MP2H register and the certain Data Memory address in the selected sector is specified by the MP1L or MP2L register when using indirect addressing access. Direct Addressing can be used in all sectors using the extended instructions which can address all available data memory space. For the accessed data memory which is located in any data memory sectors except sector 0, the extended instructions can be used to access the data memory instead of using the indirect addressing access. The main difference between standard instructions and extended instructions is that the data memory address "m" in the extended instructions has 9 valid bits for this device, the high byte indicates a sector and the low byte indicates a specific address. ### **General Purpose Data Memory** All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programing for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory. ### **Special Purpose Data Memory** This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H". | | Sector 0 | Sector 1 | | Sector 0 | Sector 1 | |------------|------------------|----------|------------|-----------------|----------| | 00H | IAR0 | | 40H | CMP1C | EEC | | 01H | MP0 | | 41H | CMP2C | | | 02H | IAR1 | | 42H | CMP3C | | | 03H | MP1L | | 43H | CMPVREF0 | | | 04H | MP1H | | 44H | CMPVREF1 | | | 05H | ACC | | 45H | CMPCTL0 | | | 06H | PCL | | 46H | CMPCTL1 | | | 07H | TBLP | | 47H | CMPDBC0 | | | 08H<br>09H | TBLH | | 48H | CMPDBC1 | | | 0AH | TBHP<br>STATUS | - | 49H<br>4AH | CMPHYS<br>TLVRC | | | 0BH | 31A103 | | 4BH | EEA | | | 0CH | IAR2 | | 4CH | EED | | | 0DH | MP2L | | 4DH | INTC3 | | | 0EH | MP2H | - | 4EH | PPGTD | | | 0FH | RSTFC | | 4FH | PPGATC0 | | | 10H | SCC | | 50H | PPGATC1 | | | 11H | HIRCC | | 51H | PPGATC2 | | | 12H | LVRC | | 52H | PPGTMC | | | 13H | LVDC | | 53H | PPGTMR1 | | | 14H | PA | | 54H | PPGTMR2 | | | 15H | PAC | | 55H | PPGTMR3 | | | 16H | PAPU | | 56H | PPGTMRD | | | 17H | PAWU | | 57H | ORMC | | | 18H | PB | | 58H | | | | 19H | PBC | | 59H | | | | 1AH | PBPU | | 5AH | | | | 1BH | PAS0 | | 5BH | | | | 1CH | PAS1 | | 5CH | | | | 1DH | PBS0 | | 5DH | | | | 1EH | PBS1 | | 5EH | | | | 1FH | WDTC<br>INTC0 | | 5FH | | | | 20H<br>21H | | | 60H | | | | 21H | INTC1<br>INTC2 | | 61H<br>62H | | | | 23H | TMR0C | | 63H | | | | 24H | TMR0 | | 64H | | | | 25H | TMR1C | | 65H | | | | 26H | TMR1 | | 66H | | | | 27H | TMR2C | | 67H | | | | 28H | TMR2 | | 68H | | | | 29H | PSCR | | 69H | | | | 2AH | PCKC | | 6AH | | | | 2BH | SADOL | | 6BH | | | | 2CH | SADOH | | 6CH | | | | 2DH | SADC0 | | 6DH | | | | 2EH | SADC1 | | 6EH | | | | 2FH | OVPC0 | | 6FH | | | | 30H | OVPC1 | | 70H | | | | 31H | OVPC2 | | 71H | | | | 32H | OVPDA | | 72H | | | | 33H | OPC | | 73H | | | | 34H | OPVOS | | 74H | | | | 35H | OPS<br>PRCC0 | | 75H<br>76H | | | | 36H | PPGC0<br>PPGC1 | - | | | | | 37H<br>38H | PPGC1 | | 77H<br>78H | | | | 39H | PPGTA | | 79H | | | | 3AH | PPGTB | | 7AH | | | | 3BH | PPGTC | | 7BH | | | | 3CH | PPGTEX | | 7CH | | | | 3DH | PWLT | | 7DH | | | | 3EH | PPGPC | | 7EH | | | | 3FH | CMP0C | | 7FH | | | | | | | | | | | | : Unused, read a | s 00H | | | | **Special Purpose Data Memory** Rev. 1.40 26 October 27, 2023 ## **Special Function Register Description** Most of the Special Function Register details will be described in the relevant functional section; however several registers require a separate description in this section. ### Indirect Addressing Registers - IAR0, IAR1, IAR2 The Indirect Addressing Registers, IAR0, IAR1 and IAR2, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0, IAR1 and IAR2 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0, MP1L/MP1H or MP2L/MP2H. Acting as a pair, IAR0 and MP0 can together access data only from Sector 0 while the IAR1 register together with the MP1L/MP1H register pair and IAR2 register together with the MP2L/MP2H register pair can access data from any Data Memory Sector. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers will return a result of "00H" and writing to the registers will result in no operation. ## Memory Pointers - MP0, MP1L/MP1H, MP2L/MP2H Five Memory Pointers, known as MP0, MP1L, MP1H, MP2L, MP2H, are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IAR0, are used to access data from Sector 0, while MP1L/MP1H together with IAR1 and MP2L/MP2H together with IAR2 are used to access data from all sectors according to the corresponding MP1H or MP2H register. Direct Addressing can be used in all sectors using the extended instructions which can address all available data memory space. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4. #### **Indirect Addressing Program Example** #### Example 1 ``` data .section 'data' adres1 db? adres2 db? adres3 db? adres4 db? block db? code .section at 0 'code' org 00h start: mov a, 04h ; setup size of block mov block, a mov a, offset adres1 ; Accumulator loaded with first RAM address mov mp0, a ; setup memory pointer with first RAM address loop: clr IAR0 ; clear the data at address defined by MPO inc mp0 ; increase memory pointer sdz block ; check if last memory location has been cleared jmp loop continue: ``` #### Example 2 ``` rambank 1 data1 datal .section at 080H 'data' adres1 db? adres2 db? adres3 db? adres4 db? data .section 'data' block db? code .section at 0 'code' org 00h start: ; setup size of block mov a, 04h mov block, a mov a, 01h ; setup the memory sector mov mp1h, a mov a, offset adres1 ; Accumulator loaded with first RAM address mov mp11, a ; setup memory pointer with first RAM address clr IAR1 ; clear the data at address defined by MP1L inc mp11 ; increment memory pointer MP1L sdz block ; check if last memory location has been cleared jmp loop continue: ``` The important point to note here is that in the examples shown above, no reference is made to specific Data Memory addresses. ## **Direct Addressing Program Example Using Extended Instructions** ``` data .section 'data' db ? temp code .section at 0 'code' org 00h start: lmov a, [m] ; move [m] data to acc ; compare [m] and [m+1] data lsub a, [m+1] ; [m]>[m+1]? snz c ; no jmp continue lmov a, [m] ; yes, exchange [m] and [m+1] data mov temp, a lmov a, [m+1] lmov [m], a mov a, temp lmov [m+1], a continue: ``` Note: Here "m" is a data memory address located in any data memory sectors. For example, m=1F0H, it indicates address 0F0H in Sector 1. Rev. 1.40 28 October 27, 2023 #### **Accumulator - ACC** The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted. ## **Program Counter Low Register - PCL** To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted. ### Look-up Table Registers - TBLP, TBHP, TBLH These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointers and indicate the location where the table data is located. Their value must be setup before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location. #### **Option Memory Mapping Register - ORMC** The ORMC register is used to enable Option Memory Mapping function. The Option Memory capacity is 32 words. When a specific pattern of 55H and AAH is consecutively written into this register, the Option Memory Mapping function will be enabled and then the Option Memory code can be read by using the table read instruction. The Option Memory addresses $00H\sim1FH$ will be mapped to Program Memory last page addresses $E0H\simFFH$ . To successfully enable the Option Memory Mapping function, the specific pattern of 55H and AAH must be written into the ORMC register in two consecutive instruction cycles. It is therefore recommended that the global interrupt bit EMI should first be cleared before writing the specific pattern, and then set high again at a proper time according to users' requirements after the pattern is successfully written. An internal timer will be activated when the pattern is successfully written. The mapping operation will be automatically finished after a period of 4×t<sub>LIRC</sub>. Therefore, users should read the data in time, otherwise the Option Memory Mapping function needs to be restarted. After the completion of each consecutive write operation to the ORMC register, the timer will recount. When the table read instructions are used to read the Option Memory code, both "TABRD [m]" and "TABRDL [m]" instructions can be used. However, care must be taken if the "TABRD [m]" instruction is used, the table pointer defined by the TBHP register must be referenced to the last page. Refer to corresponding sections about the table read instruction for more details. #### ORMC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | ORMC7 | ORMC6 | ORMC5 | ORMC4 | ORMC3 | ORMC2 | ORMC1 | ORMC0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7~0 **ORMC7~ORMC0**: Option Memory Mapping special pattern When a special pattern of 55H and AAH is written into this register, the Option Memory access will be enabled. Note that the register content will be cleared after the MCU is woken up from the IDLE/SLEEP mode. ## Status Register - STATUS This 8-bit register contains the SC flag, CZ flag, zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller. With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up. The Z, OV, AC, C, SC and CZ flags generally reflect the status of the latest operations. - C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. - AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. - Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. - OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. - PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction. - TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. - CZ is the operational result of different flags for different instructions. Refer to register definitions for more details. - SC is the result of the "XOR" operation which is performed by the OV flag and the MSB of the current instruction operation result. In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status register are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it. Rev. 1.40 30 October 27, 2023 #### STATUS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|----|-----|-----|-----|-----|-----| | Name | SC | CZ | TO | PDF | OV | Z | AC | С | | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | POR | х | х | 0 | 0 | х | Х | Х | х | "x": Unknown Bit 7 SC: The result of the "XOR" operation which is performed by the OV flag and the MSB of the instruction operation result Bit 6 CZ: The operational result of different flags for different instructions For SUB/SUBM/LSUB/LSUBM instructions, the CZ flag is equal to the Z flag. For SBC/SBCM/LSBC/LSBCM instructions, the CZ flag is the "AND" operation result which is performed by the previous operation CZ flag and current operation zero flag. For other instructions, the CZ flag will not be affected. Bit 5 TO: Watchdog Time-out flag 0: After power up or executing the "CLR WDT" or "HALT" instruction 1: A watchdog time-out occurred Bit 4 **PDF**: Power down flag 0: After power up or executing the "CLR WDT" instruction 1: By executing the "HALT" instruction Bit 3 **OV**: Overflow flag 0: No overflow 1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa Bit 2 Z: Zero flag 0: The result of an arithmetic or logical operation is not zero 1: The result of an arithmetic or logical operation is zero Bit 1 AC: Auxiliary flag 0: No auxiliary carry 1: An operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction Bit 0 C: Carry flag 0: No carry-out 1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation The "C" flag is also affected by a rotate through carry instruction. ## **EEPROM Data Memory** This device contains an area of internal EEPROM Data Memory. EEPROM is by its nature a non-volatile form of re-programmable memory, with data retention even when its power supply is removed. By incorporating this kind of data memory, a whole new host of application possibilities are made available to the designer. The availability of EEPROM storage allows information such as product identification numbers, calibration values, specific user data, system setup data or other product information to be stored directly within the product microcontroller. The process of reading and writing data to the EEPROM memory has been reduced to a very trivial affair. ## **EEPROM Data Memory Structure** The EEPROM Data Memory capacity is 32×8 bits for the device. Unlike the Program Memory and RAM Data Memory, the EEPROM Data Memory is not directly mapped into memory space and is therefore not directly addressable in the same way as the other types of memory. Read and Write operations to the EEPROM are carried out in single byte operations using an address and a data register in Sector 0 and a single control register in Sector 1. ## **EEPROM Registers** Three registers control the overall operation of the internal EEPROM Data Memory. These are the address register, EEA, the data register, EED and a single control register, EEC. As both the EEA and EED registers are located in Sector 0, they can be directly accessed in the same way as any other Special Function Register. The EEC register however, being located in Sector 1, can only read from or written to indirectly using the MP1L/MP1H or MP2L/MP2H Memory Pointer pairs and Indirect Addressing Register, IAR1/IAR2. Because the EEC control register is located at address 40H in Sector 1, the MP1L or MP2L Memory Pointer must first be set to the value 40H and the MP1H or MP2H Memory Pointer high byte set to the value, 01H, before any operations on the EEC register are executed. | Register | | | | В | it | | | | |----------|----|----|----|------|------|------|------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | EEA | _ | _ | _ | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 | | EED | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | EEC | _ | _ | _ | _ | WREN | WR | RDEN | RD | **EEPROM Register List** ### • EEA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|------|------|------|------|------| | Name | _ | _ | _ | EEA4 | EEA3 | EEA2 | EEA1 | EEA0 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4~0 **EEA4~EEA0**: Data EEPROM address Data EEPROM address bit 4 ~ bit 0 Rev. 1.40 32 October 27, 2023 #### • EED Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Data EEPROM data Data EEPROM data bit 7 ~ bit 0 #### EEC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|-----|------|-----| | Name | _ | _ | _ | _ | WREN | WR | RDEN | RD | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3 WREN: Data EEPROM Write Enable 0: Disable 1: Enable This is the Data EEPROM Write Enable Bit which must be set high before Data EEPROM write operations are carried out. Clearing this bit to zero will inhibit Data EEPROM write operations. Bit 2 WR: EEPROM Write Control 0: Write cycle has finished1: Activate a write cycle This is the Data EEPROM Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high. Bit 1 RDEN: Data EEPROM Read Enable 0: Disable 1: Enable This is the Data EEPROM Read Enable Bit which must be set high before Data EEPROM read operations are carried out. Clearing this bit to zero will inhibit Data EEPROM read operations. Bit 0 **RD**: EEPROM Read Control 0: Read cycle has finished 1: Activate a read cycle This is the Data EEPROM Read Control Bit and when set high by the application program will activate a read cycle. This bit will be automatically reset to zero by the hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN has not first been set high. Note: 1. The WREN, WR, RDEN and RD cannot be set high at the same time in one instruction. The WR and RD cannot be set high at the same time. - 2. Ensure that the $f_{SUB}$ clock is stable before executing the write operation. - 3. Ensure that the write operation is totally complete before changing contents of the EEPROM related registers.. Rev. 1.40 33 October 27, 2023 ### Reading Data from the EEPROM To read data from the EEPROM, the EEPROM address of the data to be read must first be placed in the EEA register. Then the read enable bit, RDEN, in the EEC register must be set high to enable the read function. If the RD bit in the EEC register is now set high, a read cycle will be initiated. Setting the RD bit high will not initiate a read operation if the RDEN bit has not been set. When the read cycle terminates, the RD bit will be automatically cleared to zero, after which the data can be read from the EED register. The data will remain in the EED register until another read or write operation is executed. The application program can poll the RD bit to determine when the data is valid for reading. ## Writing Data to the EEPROM To write data to the EEPROM, the EEPROM address of the data to be written must first be placed in the EEA register and the data placed in the EED register. To initiate a write cycle, the write enable bit, WREN, in the EEC register must first be set high to enable the write function. After this, the WR bit in the EEC register must be immediately set high to initiate a write cycle. These two instructions must be executed in two consecutive instruction cycles. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set again after the write cycle has started. Note that setting the WR bit high will not initiate a write cycle if the WREN bit has not been set. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. ## **Write Protection** Protection against inadvertent write operation is provided in several ways. After the device is powered-on the Write Enable bit in the control register will be cleared preventing any write operations. Also at power-on the Memory Pointer high byte register, MP1H or MP2H, will be reset to zero, which means that Data Memory Sector 0 will be selected. As the EEPROM control register is located in Sector 1, this adds a further measure of protection against spurious write operations. During normal program operation, ensuring that the Write Enable bit in the control register is cleared will safeguard against incorrect write operations. #### **EEPROM Interrupt** The EEPROM write interrupt is generated when an EEPROM write cycle has ended. The EEPROM interrupt must first be enabled by setting the DEE bit in the relevant interrupt register. When an EEPROM write cycle ends, the DEF interrupt request flag will be set. If the global and EEPROM are enabled and the stack is not full, a jump to the EEPROM interrupt vector will take place. When the EEPROM Interrupt is serviced, the EEPROM Interrupt request flag, DEF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. More details can be obtained in the Interrupt section. Rev. 1.40 October 27, 2023 ### **Programming Considerations** Care must be taken that data is not inadvertently written to the EEPROM. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Also the Memory Pointer high byte register, MP1H or MP2H, could be normally cleared to zero as this would inhibit access to Sector 1 where the EEPROM control register exists. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process. When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. The global interrupt bit EMI should also be cleared before a write cycle is executed and then re-enabled after the write cycle starts. Note that the device should not enter the IDLE or SLEEP mode until the EEPROM read or write operation is totally complete. Otherwise, the EEPROM read or write operation will fail. #### **Programming Examples** #### Reading Data from the EEPROM - Polling Method ``` MOV A, EEPROM ADRES ; user defined address MOV EEA, A MOV A, 40H ; setup memory pointer MP1L MOV MP1L, A ; MP1L points to EEC register MOV A, 01H ; setup memory pointer MP1H MOV MP1H, A SET IAR1.1 ; set RDEN bit, enable read operations SET IAR1.0 ; start Read Cycle - set RD bit BACK: SZ TAR1.0 ; check for read cycle end JMP BACK ; disable EEPROM read if no more read operations are required CLR IAR1 CLR MP1H MOV A, EED ; move read data to register MOV READ DATA, A ``` Note: For each read operation, the address register should be re-specified followed by setting the RD bit high to activate a read cycle even if the target address is consecutive. #### Writing Data to the EEPROM - Polling Method ``` MOV A, EEPROM ADRES ; user defined address MOV EEA, A MOV A, EEPROM DATA ; user defined data MOV EED, A MOV A, 40H ; setup memory pointer MP1L MOV MP1L, A ; MP1L points to EEC register MOV A, 01H ; setup memory pointer MP1H MOV MP1H, A CLR EMI SET IAR1.3 ; set WREN bit, enable write operations SET IAR1.2 ; start Write Cycle - set WR bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR MP1H ``` ## **Oscillators** Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected only through the application program by using some control registers. #### **Oscillator Overview** In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupts. Fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillators provide higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillators. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications. | Туре | Name | Frequency | |------------------------|------|-----------| | Internal High Speed RC | HIRC | 16MHz | | Internal Low Speed RC | LIRC | 32kHz | **Oscillator Types** ## **System Clock Configurations** There are two oscillator sources, one high speed oscillator and one low speed oscillator. The high frequency clock $f_H$ is sourced from the internal high speed 16MHz RC oscillator, HIRC. The low frequency clock $f_{SUB}$ is sourced from the internal low speed 32kHz RC oscillator, LIRC. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and as the system clock can be dynamically selected. Note that two oscillator selections must be made namely one high speed and one low speed system oscillators. Rev. 1.40 36 October 27, 2023 # Internal High Speed RC Oscillator - HIRC The internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has a fixed frequencie of 16MHz. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. ## Internal 32kHz Oscillator - LIRC The Internal 32kHz System Oscillator is the low frequency oscillator. It is a fully integrated RC oscillator with a typical frequency of 32kHz at full voltage range, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. # **Operating Modes and System Clocks** Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice versa, lower speed clocks reduce current consumption. As Holtek has provided the device with both high and low speed clock sources and the means to switch between them dynamically, users can optimise the operation of their microcontroller to achieve the best performance/power ratio. ## **System Clocks** The device has many different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock options using register programming, a clock system can be configured to obtain maximum application performance. The main system clock, can come from a high frequency, $f_{\rm H}$ , or low frequency, $f_{\rm SUB}$ , source, and is selected using the CKS2~CKS0 bits in the SCC register. The high frequency clock is sourced from the HIRC oscillator, while the low frequency clock source is sourced from the internal clock $f_{\rm SUB}$ which is sourced by the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of $f_{\rm H}/2\sim f_{\rm H}/64$ . Rev. 1.40 37 October 27, 2023 **Device Clock Configurations** Note: When the system clock source $f_{SYS}$ is switched to $f_{SUB}$ from $f_H$ , the high speed oscillator will stop to conserve the power or continue to oscillate to provide the clock source, $f_H \sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit. # **System Operation Modes** There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the FAST Mode and SLOW Mode. The remaining four modes, the SLEEP, IDLE0, IDLE1 and IDLE2 Mode are used when the microcontroller CPU is switched off to conserve power. | Operation | CPU | | Register Se | etting | <b>f</b> sys | fн | <b>f</b> sua | £ | |-----------|-----|--------|-------------|-----------|------------------------------------|------------|--------------|-------------------| | Mode | CPU | FHIDEN | FSIDEN | CKS2~CKS0 | ISYS | IH | ISUB | fLIRC | | FAST | On | х | х | 000~110 | f <sub>H</sub> ∼f <sub>H</sub> /64 | On | On | On | | SLOW | On | х | х | 111 | f <sub>SUB</sub> | On/Off (1) | On | On | | IDLE0 | Off | 0 | 4 | 000~110 | Off | Off | On | On | | IDLEU | Oii | 0 | | 111 | On | Oll | OII | On | | IDLE1 | Off | 1 | 1 | XXX | On | On | On | On | | IDLE2 | Off | 1 | 0 | 000~110 | On | On | Off | On | | IDLEZ | | | U | 111 | Off | On | | On | | SLEEP | Off | 0 | 0 | XXX | Off | Off | Off | On <sup>(2)</sup> | "x": Don't care Note: 1. The $f_H$ clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode. 2. The $f_{LIRC}$ clock will be switched on since the WDT function is always enabled. Rev. 1.40 38 October 27, 2023 #### **FAST Mode** This is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided the high speed oscillator. This mode operates allowing the microcontroller to operate normally with a clock source from the HIRC high speed oscillator. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current. #### **SLOW Mode** This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from $f_{SUB}$ . The $f_{SUB}$ clock is derived from the LIRC oscillator. #### **SLEEP Mode** The SLEEP Mode is entered when a HALT instruction is executed and when the FHIDEN and FSIDEN bit both are low. In the SLEEP mode the CPU will be stopped. The $f_{SUB}$ clock provided to the peripheral function will also be stopped. However the $f_{LIRC}$ clock still continues to operate since the WDT function is enabled. #### **IDLE0 Mode** The IDLE0 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions. #### **IDLE1 Mode** The IDLE1 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational. #### **IDLE2 Mode** The IDLE2 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational. # **Control Registers** The SCC and HIRCC registers are used to control the system clock and the HIRC oscillator configurations. | Register | | Bit | | | | | | | | | |----------|------|------|------|---|---|---|--------|--------|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SCC | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | | | HIRCC | _ | _ | _ | _ | _ | _ | HIRCF | HIRCEN | | | **System Operating Mode Control Register List** Rev. 1.40 39 October 27, 2023 ## SCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|---|---|--------|--------| | Name | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | R/W | R/W | R/W | R/W | _ | _ | _ | R/W | R/W | | POR | 0 | 0 | 1 | _ | _ | _ | 0 | 0 | Bit 7~5 CKS2~CKS0: System clock selection 000: f<sub>H</sub> 001: f<sub>H</sub>/2 010: f<sub>H</sub>/4 011: f<sub>H</sub>/8 100: f<sub>H</sub>/16 101: f<sub>H</sub>/32 110: f<sub>H</sub>/64 111: f<sub>SUB</sub> These three bits are used to select which clock is used as the system clock source. In addition to the system clock source directly derived from $f_H$ or $f_{SUB}$ , a divided version of the high speed system oscillator can also be chosen as the system clock source. Bit 4~2 Unimplemented, read as "0" Bit 1 FHIDEN: High frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the high speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Bit 0 FSIDEN: Low frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the low speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Note: A certain delay is required before the relevant clock is successfully switched to the target clock source after any clock switching setup using the CKS2~CKS0 bits. A proper delay time must be arranged before executing the following operations which require immediate reaction with the target clock source. Clock switching delay time = $4 \times t_{SYS} + [0 \sim (1.5 \times t_{Curr.} + 0.5 \times t_{Tar.})]$ . Where $t_{Curr.}$ indicates the current clock period, $t_{Tar.}$ indicates the target clock period and $t_{SYS}$ indicates the current system clock period. #### HIRCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|--------| | Name | _ | _ | _ | _ | _ | _ | HIRCF | HIRCEN | | R/W | _ | _ | _ | _ | _ | _ | R | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 1 | Bit 7~2 Unimplemented, read as "0" Bit 1 HIRCF: HIRC oscillator stable flag 0: HIRC unstable 1: HIRC stable This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set high to enable the HIRC oscillator, the HIRCF bit will first be cleared to zero and then set high after the HIRC oscillator is stable. Bit 0 HIRCEN: HIRC oscillator enable control 0: Disable 1: Enable Rev. 1.40 October 27, 2023 # **Operating Mode Switching** The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications. In simple terms, Mode Switching between the FAST Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while Mode Switching from the FAST/SLOW Mode to the SLEEP/IDLE Mode is executed via the HALT instruction. When a HALT instruction is executed, whether the device enter the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register. # **FAST Mode to SLOW Mode Switching** When running in the FAST Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by set the CKS2~CKS0 bits to "111" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption. The SLOW Mode is sourced from the LIRC oscillator and therefore requires this oscillator to be stable before full mode switching occurs. Rev. 1.40 41 October 27, 2023 # **SLOW Mode to FAST Mode Switching** In SLOW mode the system clock is derived from $f_{SUB}$ . When system clock is switched back to the FAST mode from $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000"~"110" and then the system clock will respectively be switched to $f_{H}$ ~ $f_{H}$ /64. However, if $f_H$ is not used in SLOW mode and thus switched off, it will take some time to re-oscillate and stabilise when switching to the FAST mode from the SLOW Mode. This is monitored using the HIRCF bit in the HIRCC register. The time duration required for the high speed system oscillator stabilization is specified in the System Start Up Time Characteristics. Rev. 1.40 42 October 27, 2023 ## **Entering the SLEEP Mode** There is only one way for the device to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting since the WDT function is always enabled. ### **Entering the IDLE0 Mode** There is only one way for the device to enter the IDLEO Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "0" and the FSIDEN bit in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The f<sub>H</sub> clock will be stopped and the application program will stop at the "HALT" instruction, but the f<sub>SUB</sub> clock will be on. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting since the WDT function is always enabled. ### **Entering the IDLE1 Mode** There is only one way for the device to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The $f_{\text{H}}$ and $f_{\text{SUB}}$ clocks will be on but the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting since the WDT function is always enabled. ### **Entering the IDLE2 Mode** There is only one way for the device to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur: - The $f_H$ clock will be on but the $f_{SUB}$ clock will be off and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting since the WDT function is always enabled. Rev. 1.40 43 October 27, 2023 # **Standby Current Considerations** As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps in the SLEEP and IDLE0 modes, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to the device which has different package types, as there may be unbonded pins. These must either be setup as outputs or if setup as inputs must have pull-high resistors connected. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. In the IDLE1 and IDLE2 modes the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps. ## Wake-up To minimise power consumption the device can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume. After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows: - · An external falling edge on Port A - · A system interrupt - A WDT overflow When the device executes the "HALT" instruction, the PDF flag will be set high. The PDF flag will be cleared to 0 if the device experiences a system power-up or executes the clear Watchdog Timer instruction. If the system is woken up by a WDT overflow, a Watchdot Timer reset will be initiated and the TO flag will be set high. The TO flag is set if a WDT time-out occurs and causes a wake-up that only resets the Program Counter and Stack Pointer, other flags remain in their original status. Each pin on Port A can be set using the PAWU register to permit a negative transition on the pin to wake-up the system. When a pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled. Rev. 1.40 October 27, 2023 # **Watchdog Timer** The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise. # **Watchdog Timer Clock Source** The Watchdog Timer clock source is provided by the internal clock, $f_{LIRC}$ which is sourced from the LIRC oscillator. The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of $2^8$ to $2^{18}$ to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. # **Watchdog Timer Control Register** A single register, WDTC, controls the required time-out period as well as the enable and MCU software reset operation. ## • WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 **WE4~WE0**: WDT function software control 01010/10101: Enable Other values: Reset MCU When these bits are changed to any other values due to environmental noise the microcontroller will be reset; this reset operation will be activated after a delay time, $t_{SRESET}$ , and the WRF bit in the RSTFC register will be set high. Bit 2~0 WS2~WS0: WDT time-out period selection $\begin{array}{l} 000:\ 2^8/f_{LIRC} \\ 001:\ 2^{10}/f_{LIRC} \\ 010:\ 2^{12}/f_{LIRC} \\ 011:\ 2^{14}/f_{LIRC} \\ 100:\ 2^{15}/f_{LIRC} \\ 101:\ 2^{16}/f_{LIRC} \\ 111:\ 2^{18}/f_{LIRC} \\ \end{array}$ These three bits determine the division ratio of the Watchdog Timer source clock, which in turn determines the timeout period. # RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag Refer to the Low Voltage Reset section. Bit 1 LRF: LVR control register software reset flag Refer to the Low Voltage Reset section. Bit 0 WRF: WDT Control register software reset flag 0: Not occur 1: Occurred This bit is set high by the WDT Control register software reset and cleared by the application program. Note that this bit can only be cleared to zero by the application program. # **Watchdog Timer Operation** The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. There are five bits, WE4~WE0, in the WDTC register to offer the enable control and reset control of the Watchdog Timer. The WDT function will be enabled when the WE4~WE0 bits are set to a value of 10101B or 01010B. If the WE4~WE0 bits are set to any other values, other than 01010B and 10101B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on these bits will have a value of 01010B. | WE4~WE0 Bits | WDT Function | |------------------|--------------| | 10101B/01010B | Enable | | Any other values | Reset MCU | Watchdog Timer Enable/Reset Control Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDTC software reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 bit filed, the second is using the Watchdog Timer software clear instruction and the third is via a HALT instruction. There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT. The maximum time out period is when the $2^{18}$ division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 seconds for the $2^{18}$ division ratio, and a minimum timeout of 8ms for the $2^{8}$ division ration. Rev. 1.40 46 October 27, 2023 # **Reset and Initialisation** A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well-defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address. Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, is implemented in situations where the power supply voltage falls below a certain threshold. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup. #### **Reset Functions** There are several ways in which a microcontroller reset can occur, through events occurring internally. #### **Power-on Reset** The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs. ### Low Voltage Reset - LVR The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device. The LVR function is always enabled in the FAST or SLOW mode with a specific LVR voltage, $V_{LVR}$ . If the supply voltage of the device drops to within a range of $0.9V\sim V_{LVR}$ such as might occur when changing the battery, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set high. For a valid LVR signal, a low voltage, i.e., a voltage in the range between $0.9V\sim V_{LVR}$ must exist for greater than the value $t_{LVR}$ specified in the LVD & LVR Electrical Characteristics. If the low voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual $t_{LVR}$ value can be selected by the TLVR1 $\sim$ TLVR0 bits in the TLVRC register. The actual V<sub>LVR</sub> value can be selected by the LVS7~LVS0 bits in the LVRC register. If the LVS7~LVS0 bits are changed to some different values by environmental noise, the LVR will reset the device after a delay time, t<sub>SRESET</sub>. When this happens, the LRF bit in the RSTFC register will be set high. After power on the register will have the value of 01010101B. Note that the LVR function will be automatically disabled when the device enters the IDLE or SLEEP mode. Rev. 1.40 47 October 27, 2023 Low Voltage Reset Timing Chart # Low Voltage Reset Registers The LVRC and TLVRC registers are used to control the Low Voltage Reset function. | Register | | Bit | | | | | | | | |----------|------|------|------|------|------|------|-------|-------|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | LVRC | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | | TLVRC | _ | _ | _ | _ | _ | _ | TLVR1 | TLVR0 | | Low Voltage Reset Register List ## LVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Bit 7~0 LVS7~LVS0: LVR Voltage Select control 01010101: 2.1V 00110011: 2.55V 10011001: 3.15V 10101010: 3.8V Any other value: Generates MCU reset - register is reset to POR value When an actual low voltage condition occurs, as specified by the defined LVR voltage values above, an MCU reset will be generated. The reset operation will be activated after the low voltage condition keeps more than a $t_{LVR}$ time. The actual $t_{LVR}$ value can be selected by the TLVR1 $\sim$ TLVR0 bits in the TLVRC register. In this situation the register contents will remain the same after such a reset occurs. Any register value, other than the four defined values above, will also result in the generation of an MCU reset. The reset operation will be activated after a delay time, $t_{\text{SRESET}}$ . However in this situation the register contents will be reset to the POR value. ### TLVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | TLVR1 | TLVR0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 TLVR1~TLVR0: Minimum low voltage width to reset time, t<sub>LVR</sub>, selection 00: (7~8)×t<sub>LIRC</sub> 01: (31~32)×t<sub>LIRC</sub> 10: (63~64)×t<sub>LIRC</sub> 11: (127~128)×t<sub>LIRC</sub> Rev. 1.40 48 October 27, 2023 ## RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag 0: Not occurred 1: Occurred This bit is set high when a specific Low Voltage Reset situation condition occurs. This bit can only be cleared to zero by the application program. Bit 1 LRF: LVR control register software reset flag 0: Not occurred 1: Occurred This bit is set high if the LVRC register contains any non-defined LVRC register values. This in effect acts like a software-reset function. This bit can only be cleared to zero by the application program. Bit 0 WRF: WDT control register software reset flag Refer to the Watchdog Timer Control Register section. # Watchdog Time-out Reset during Normal Operation The Watchdog time-out Reset during normal operation in the FAST or SLOW mode, the Watchdog time-out flag TO will be set high. WDT Time-out Reset during Normal Operation Timing Chart # Watchdog Time-out Reset during SLEEP or IDLE Mode The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to zero and the TO flag will be set high. Refer to the System Start Up Time Characteristics for t<sub>SST</sub> details. WDT Time-out Reset during SLEEP or IDLE Mode Timing Chart Rev. 1.40 49 October 27, 2023 ## **Reset Initial Conditions** The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table: | то | PDF | Reset Conditions | |----|-----|--------------------------------------------------------| | 0 | 0 | Power-on reset | | u | u | LVR reset during FAST or SLOW Mode operation | | 1 | u | WDT time-out reset during FAST or SLOW Mode operation | | 1 | 1 | WDT time-out reset during IDLE or SLEEP Mode operation | "u": Unchanged The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs. | Item | Condition after Reset | |--------------------|--------------------------------------------------| | Program Counter | Reset to zero | | Interrupts | All interrupts will be disabled | | WDT | Clear after reset, WDT begins counting | | Timers | Timers will be turned off | | Input/Output Ports | I/O ports will be setup as inputs | | Stack Pointer | Stack Pointer will point to the top of the stack | The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers. | Register | Power On<br>Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(IDLE/SLEEP) | |----------|-------------------|------------------------------------|------------------------------| | IAR0 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP0 | 0000 0000 | 0000 0000 | uuuu uuuu | | IAR1 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1L | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1H | 0000 0000 | 0000 0000 | uuuu uuuu | | ACC | XXXX XXXX | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TBHP | X X X X | uuuu | uuuu | | STATUS | xx00 xxxx | uu1u uuuu | uu11 uuuu | | IAR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2L | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2H | 0000 0000 | 0000 0000 | uuuu uuuu | | RSTFC | x00 | u u u | u u u | | SCC | 00100 | 00100 | u u u u u | | HIRCC | 0 1 | 0 1 | u u | | LVRC | 0101 0101 | 0101 0101 | uuuu uuuu | | LVDC | 00 0000 | 00 0000 | uu uuuu | | PA | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | uuuu uuuu | Rev. 1.40 50 October 27, 2023 | Register | Power On<br>Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(IDLE/SLEEP) | |----------|---------------------------------------|------------------------------------|------------------------------| | PAPU | 0000 0000 | 0000 0000 | uuuu uuuu | | PAWU | 0000 0000 | 0000 0000 | uuuu uuuu | | РВ | 1 1111 | 1 1111 | u uuuu | | PBC | 1 1111 | 1 1111 | u uuuu | | PBPU | 0 0000 | 0 0000 | u uuuu | | PAS0 | 0000 00 | 0000 00 | uuuu uu | | PAS1 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS0 | 0000 0000 | 0000 0000 | uuuu uuuu | | PBS1 | 0 0 | 0 0 | u u | | WDTC | 0101 0011 | 0101 0011 | uuuu uuuu | | INTC0 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC2 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR0C | 0000 1000 | 0000 1000 | uuuu uuuu | | TMR0 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR1C | 00-0 -000 | 00-0 -000 | uu-u -uuu | | TMR1 | 0000 0000 | 0000 0000 | uuuu uuuu | | TMR2C | 0 -000 | 0 -000 | u -uuu | | TMR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | PSCR | 0 0 | 0 0 | u u | | PCKC | -0000 | -0000 | - u u u u | | CADOOL | V V V V | V V V V | uuuu (ADRFS=0) | | SADO0L | X X X X | X X X X | uuuu uuuu (ADRFS=1) | | SADO0H | V V V V V V V V V V V V V V V V V V V | VVVV VVVV | uuuu uuuu (ADRFS=0) | | SADOUH | XXXX XXXX | XXXX XXXX | uuuu (ADRFS=1) | | SADC0 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADC1 | 0000 0000 | 0000 0000 | uuuu uuuu | | OVPC0 | 000000 | 000000 | uuuuuu | | OVPC1 | 0001 0000 | 0001 0000 | uuuu uuuu | | OVPC2 | 0000 | 0000 | uuuu | | OVPDA | 0000 0000 | 0000 0000 | uuuu uuuu | | OPC | 00 00 | 00 00 | uu uu | | OPVOS | 0010 0000 | 0010 0000 | uuuu uuuu | | OPS | 0 0000 | 0 0000 | u uuuu | | PPGC0 | 0000 0000 | 0000 0000 | uuuu uuuu | | PPGC1 | 1000 0000 | 1000 0000 | uuuu uuuu | | PPGC2 | 0 0000 | 0 0000 | u uuuu | | PPGTA | XXXX XXXX | XXXX XXXX | uuuu uuuu | | PPGTB | xxxx xxxx | xxxx xxxx | uuuu uuuu | | PPGTC | xxxx xxxx | XXXX XXXX | uuuu uuuu | | PPGTEX | - X - X - X - X | - X - X - X - X | - u - u - u - u | | PWLT | XXXX XXXX | XXXX XXXX | uuuu uuuu | | PPGPC | 0000 0000 | 0000 0000 | uuuu uuuu | | CMP0C | 0010 0000 | 0010 0000 | uuuu uuuu | | CMP1C | 0001 0000 | 0001 0000 | uuuu uuuu | | CMP2C | 0001 0000 | 0001 0000 | uuuu uuuu | | CMP3C | 0001 0000 | 0001 0000 | uuuu uuuu | | Register | Power On<br>Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(IDLE/SLEEP) | |----------|-------------------|------------------------------------|------------------------------| | CMPVREF0 | -000 -000 | -000 -000 | -uuu -uuu | | CMPVREF1 | -000 -000 | -000 -000 | -uuu -uuu | | CMPCTL0 | 00-0 0000 | 00-0 0000 | uu-u uuuu | | CMPCTL1 | 0000 -0-0 | 0000 -0-0 | uuuu -u-u | | CMPDBC0 | 00 0000 | 00 0000 | uu uuuu | | CMPDBC1 | 000 | 000 | u u u | | CMPHYS | 0000 | 0000 | uuuu | | TLVRC | 0 0 | 0 0 | u u | | EEA | 0 0000 | 0 0000 | u uuuu | | EED | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC3 | 0000 | 0000 | uuuu | | PPGTD | xxxx xxxx | XXXX XXXX | uuuu uuuu | | PPGATC0 | 0000 0000 | 0000 0000 | uuuu uuuu | | PPGATC1 | 00 0000 | 00 0000 | uu uuuu | | PPGATC2 | -000 0000 | -000 0000 | -uuu uuuu | | PPGTMC | 0 0-00 | 0 0-00 | u u-uu | | PPGTMR1 | 0000 0000 | 0000 0000 | uuuu uuuu | | PPGTMR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | PPGTMR3 | 0000 0000 | 0000 0000 | uuuu uuuu | | PPGTMRD | 0000 0000 | 0000 0000 | uuuu uuuu | | ORMC | 0000 0000 | 0000 0000 | 0000 0000 | | EEC | 0000 | 0000 | uuuu | Note: "u" stands for unchanged "x" stands for unknown "-" stands for unimplemented Rev. 1.40 52 October 27, 2023 # **Input/Output Ports** Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities. The device provides bidirectional input/output lines labeled with port names PA~PB. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten. | Register | Bit | | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | | PAC | PAC7 | PAC6 | PAC5 | PAC4 | PAC3 | PAC2 | PAC1 | PAC0 | | | | | PAPU | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 | | | | | PAWU | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | | | | РВ | _ | _ | _ | PB4 | PB3 | PB2 | PB1 | PB0 | | | | | PBC | _ | _ | _ | PBC4 | PBC3 | PBC2 | PBC1 | PBC0 | | | | | PBPU | _ | _ | _ | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 | | | | "-": Unimplemented, read as "0" I/O Logic Function Register List # **Pull-high Resistors** Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as an input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using the PAPU~PBPU registers, and are implemented using weak PMOS transistors. Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input output. Otherwise, the pull-high resistors cannot be enabled. ## PxPU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PxPU7 | PxPU6 | PxPU5 | PxPU4 | PxPU3 | PxPU2 | PxPU1 | PxPU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PxPUn: I/O Port x Pin pull-high function control 0: Disable 1: Enable The PxPUn bit is used to control the pin pull-high function. Here the "x" can be A and B. However, the actual available bits for each I/O Port may be different. Rev. 1.40 53 October 27, 2023 ## Port A Wake-up The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register. Note that the wake-up function can be controlled by the wake-up control registers only when the pin is selected as a general purpose input and the MCU enters the IDLE or SLEEP mode. ### • PAWU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 PAWU7~PAWU0: PA7~PA0 wake-up function control 0: Disable 1: Enable # I/O Port Control Registers Each I/O port has its own control register known as PAC~PBC, to control the input/output configuration. With this control register, each CMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin. #### PxC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | PxC7 | PxC6 | PxC5 | PxC4 | PxC3 | PxC2 | PxC1 | PxC0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | PxCn: I/O Port x pin type selection 0: Output 1: Input The PxCn bit is used to control the pin type selection. Here the "x" can be A and B. However, the actual available bits for each I/O Port may be different. ## **Pin-shared Functions** The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the desired function of the multi-function I/O pins is selected by a series of registers via the application program control. Rev. 1.40 October 27, 2023 ### **Pin-shared Function Selection Registers** The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. The device includes Port "x" Output Function Selection register "n", labeled as PxSn, which can select the desired functions of the multi-function pin-shared pins. The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. For most pin-shared functions, to select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. However, a special point must be noted for some digital input pins, such as TC0, etc, which share the same pin-shared control configuration with their corresponding general purpose I/O functions when setting the relevant pin-shared control bit fields. To select these pin functions, in addition to the necessary pin-shared control and peripheral functional setup aforementioned, they must also be setup as an input by setting the corresponding bit in the I/O port control register. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions. | Register | | Bit | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PAS0 | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | _ | _ | | | | | PAS1 | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | | | | PBS0 | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | | | | PBS1 | _ | _ | _ | _ | _ | _ | PBS11 | PBS10 | | | | **Pin-shared Function Selection Register List** ### PAS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|---|---| | Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | _ | _ | | R/W _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | Bit 7~6 PAS07~PAS06: PA3 Pin-Shared function selection 00: PA3/TC0 01: CP0P 10: AN9 11: CP0P&AN9 Bit 5~4 PAS05~PAS04: PA2 Pin-Shared function selection 00: PA2 01: OPROUT 10: AN2 11: OPROUT&AN2 Bit 3~2 PAS03~PAS02: PA1 Pin-Shared function selection 00: PA1 01: OPOUT 10: AN8 11: OPOUT&AN8 Bit 1~0 Unimplemented, read as "0" # • PAS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS17~PAS16: PA7 Pin-Shared function selection 00: PA7 01: CP2P 10: AN5 11: CP2P&AN5 Bit 5~4 PAS15~PAS14: PA6 Pin-Shared function selection 00: PA6 01: CP2N 10: AN6 11: CP2N&AN6 Bit 3~2 PAS13~PAS12: PA5 Pin-Shared function selection 00: PA5 01: CP1N 10: AN7 11: CP1N&AN7 Bit 1~0 PAS11~PAS10: PA4 Pin-Shared function selection 00: PA4 01: C2VO 10: AN4 11: VREF ## • PBS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PBS07~PBS06**: PB3 Pin-Shared function selection 00: PB3/PPGIN 01: CP0N 10: AN0 11: CP0N&AN0 Bit 5~4 **PBS05~PBS04**: PB2 Pin-Shared function selection 00: PB2 01: OVPI1 10: AN1 11: OVPI1&AN1 Bit 3~2 **PBS03~PBS02**: PB1 Pin-Shared function selection 00: PB1 01: PCK 10: C1VO 11: C3VO Bit 1~0 **PBS01~PBS00**: PB0 Pin-Shared function selection 00: PB0 01: OPINN 10: OPINP 11: PB0 ## • PBS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | PBS11 | PBS10 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 **PBS11~PBS10**: PB4 Pin-Shared function selection 00: PB4 01: C0VO 10: AN3 11: PB4 #### I/O Pin Structures The accompanying diagram illustrates the internal structure of the I/O logic function. As the exact logical construction of the I/O pin will differ from this drawing, it is supplied as a guide only to assist with the functional understanding of the I/O logic function. The wide range of pin-shared structures does not permit all types to be shown. Logic Function Input/Output Structure ## **Programming Considerations** Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports. Port A has the additional capability of providing wake-up function. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be setup to have this function. Rev. 1.40 57 October 27, 2023 # **Timer/Event Counters** The provision of timers form an important part of any microcontroller, giving the designer a means of carrying out time related functions. The device contains three count-up timer of 8-bit capacity. The Timer/Event Counter 0 has three different operating modes, it can be configured to operate as a general timer, an external event counter or as a pulse width capture device. The Timer/Event Counter 1 has two different operating modes, it can be configured to operate as a general timer or operate in the mode 0 for the PPG non-retriggered function. The Timer Counter 2 has only one operating mode – timer mode, thus the Timer Counter 2 there is no "/Event", the mode selection bits and the related descriptions. The provision of an internal prescaler to the clock circuitry on gives added range to the timers. There are two types of registers related to the Timer/Event Counters. The first are the registers that contain the actual value of the timer and into which an initial value can be preloaded. Reading from these registers retrieves the contents of the Timer/Event Counter. The second type of associated registers is the Timer Control Registers which define the timer options and determines how the timers are to be used. Note: PPGINTO is inverted or non-inverted debounce signal from PPGIN pin or comparator 0 output "C0VO" by software option. #### 8-bit Timer/Event Counter 0 Note: The INH output signal is used to inhibit further PPG trigger. 8-bit Timer/Event Counter 1 Rev. 1.40 58 October 27, 2023 # **Configuring the Timer/Event Counter Input Clock Source** The Timer/Event Counter n clock is clock source, $f_{Tn}$ , which is sourced from the internal clock $f_{PSC}$ . The $f_{PSC}$ originates from the internal clock source $f_{SYS}$ , $f_{SYS}/4$ or $f_{SUB}$ , which is selected using the CLKSEL[1:0] bits in the PSCR register, and then passes through a divider, the division ratio of which is selected by programming the TnPSC2~TnPSC0 bits in the TMRnC register. For the Timer/Event Counter 0, the clock source also can be from an external source or an internal clock source, when selecting an external source, the choice of which is determined by the T0ECS bit in the TMR0C register, it can be from the TC0 pin or the PPGINTO signal. The external clock input allows the user to count external events, measure time internals or pulse widths. While using the internal clock allows the user to generate an accurate time base. # PSCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---------|---------| | Name | _ | _ | _ | _ | _ | _ | CLKSEL1 | CLKSEL0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 CLKSEL1~CLKSEL0: Prescaler clock source selection $00: \, f_{SYS} \\ 01: \, f_{SYS}/4 \\ 10/11: \, f_{SUB}$ # Timer/Event Counter Registers - TMR0, TMR1, TMR2 The timer registers are special function registers located in the Special Purpose Data Memory and is the place where the actual timer value is stored. The value in the timer registers increases by one each time an internal clock pulse is received or an external transition occurs on the external timer pin. The timer will count from the initial value loaded by the preload register to the full count of FFH at which point the timer overflows and an internal interrupt signal is generated. Then the timer value will be reset with the initial preload register value and continue counting. Note that to achieve a maximum full range count of FFH, all the preload registers must first be cleared to zero. It should be noted that after power-on, the preload registers will be in an unknown condition. Note that if the Timer/Event Counter is in an OFF condition and data is written to its preload register, this data will be immediately written into the actual counter. However, if the counter is enabled and counting, any new data written into the preload data register during this period will remain in the preload register and will only be written into the actual counter the next time an overflow occurs. ## • TMRn Register (n=0~2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: Timer/Event Counter n pre-load register bit $7 \sim$ bit 0 # Timer/Event Counter Control Registers - TMR0C, TMR1C, TMR2C The flexible features of the Holtek microcontroller Timer/Event Counters enable them to operate in several different modes, the options of which are determined by the contents of their respective control register. The Timer Control Register is known as TMRnC. It is the Timer Control Register together with its corresponding timer registers that control the full operation of the Timer/Event Counter. Before the timer can be used, it is essential that the Timer Control Register is fully programmed with the right data to ensure its correct operation, a process that is normally carried out during program initialisation. To choose which of the several modes the timer is to operate in, either in the timer mode, the event counting mode, the pulse width measurement mode or the mode 0 for the PPG non-retriggered function, bits 7 and 6 of the Timer Control Register, which are known as the bit pair T0M1/T0M0 or T1M1/T1M0, must be set to the required logic levels. The timer-on bit, which is bit 4 of the Timer Control Register and known as TnON, provides the basic on/off control of the respective timer. Setting the bit high allows the counter to run. Clearing the bit stops the counter. Bits $0\sim2$ of the Timer Control Register determine the division ratio of the input clock prescaler. The prescaler bit settings have no effect if an external clock source is used. If the timer is in the event count or pulse width measurement mode, the active transition edge level type is selected by the logic level of bit 3 of the Timer Control Register TMR0C which is known as T0EG. ### TMR0C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|------|------|--------|--------|--------| | Name | T0M1 | T0M0 | T0ECS | T00N | T0EG | T0PSC2 | T0PSC1 | T0PSC0 | | R/W | POR | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Bit 7~6 **T0M1~T0M0**: Timer/Event Counter 0 operation mode selection 00: No mode available 01: Event counter mode 10: Timer mode 11: Pulse width mearurement mode Rev. 1.40 60 October 27, 2023 Bit 5 T0ECS: Timer/Event Counter 0 external clock source selection 0: TC0 1: PPGINTO Bit 4 **T0ON**: Timer/Event counter 0 counting enable 0: Disable 1: Enable Bit 3 **T0EG**: Timer/Event counter 0 active edge selection In Event Counter Mode: 0: Count on rising edge 1: Count on falling edge In Pulse Width Measurement Mode: 0: Start counting on the falling edge, stop on the rising edge 1: Start counting on the rising edge, stop on the falling edge Bit 2~0 TOPSC2~TOPSC0: Timer/Event Counter 0 prescaler rate selection Timer/Event Counter 0 internal clock f<sub>T0</sub>= 000: f<sub>PSC</sub> 001: f<sub>PSC</sub>/2 010: f<sub>PSC</sub>/4 011: f<sub>PSC</sub>/8 100: f<sub>PSC</sub>/16 101: f<sub>PSC</sub>/32 110: f<sub>PSC</sub>/4 111: f<sub>PSC</sub>/128 ## • TMR1C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|---|------|---|--------|--------|--------| | Name | T1M1 | T1M0 | _ | T10N | _ | T1PSC2 | T1PSC1 | T1PSC0 | | R/W | R/W | R/W | _ | R/W | _ | R/W | R/W | R/W | | POR | 0 | 0 | _ | 0 | _ | 0 | 0 | 0 | Bit 7~6 T1M1~T1M0: Timer/Event Counter 1 operation mode selection 00: Mode 0 (PPG non-retriggered function) 01: No mode available 10: Timer mode 11: No mode available Bit 5 Unimplemented, read as "0" Bit 4 T10N: Timer/Event Counter 1 counting enable 0: Disable 1: Enable This bit can not be modified by the application program in the Mode 0 to avoid the PPG abnormal operations. Bit 3 Unimplemented, read as "0" Bit 2~0 T1PSC2~T1PSC0: Timer/Event Counter 1 prescaler rate selection Timer/Event Counter 1 internal clock $f_{T1}$ = 000: f<sub>PSC</sub> 001: f<sub>PSC</sub>/2 010: f<sub>PSC</sub>/4 011: f<sub>PSC</sub>/8 100: f<sub>PSC</sub>/16 101: f<sub>PSC</sub>/32 110: f<sub>PSC</sub>/64 111: f<sub>PSC</sub>/128 ### TMR2C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|------|---|--------|--------|--------| | Name | _ | _ | _ | T2ON | _ | T2PSC2 | T2PSC1 | T2PSC0 | | R/W | _ | _ | _ | R/W | _ | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | _ | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4 T2ON: Timer counter 2 counting enable > 0: Disable 1: Enable Bit 3 Unimplemented, read as "0" Bit 2~0 T2PSC2~T2PSC0: Timer counter 2 prescaler rate selection Timer counter 2 internal clock f<sub>T2</sub>= 000: f<sub>PSC</sub> 001: $f_{PSC}/2$ 010: f<sub>PSC</sub>/4 011: f<sub>PSC</sub>/8 $100:\,f_{\text{PSC}}/16$ 101: f<sub>PSC</sub>/32 110: f<sub>PSC</sub>/64 111: f<sub>PSC</sub>/128 # **Timer/Event Counter Operating Modes** The Timer/Event Counters can operate in different operating modes, any in the timer mode, the event counting mode, the pulse width measurement mode or the mode 0 for the PPG non-retriggered function. The operating mode is selected using the TnM1/TnM0 bits in the TMRnC. ### **Timer Mode** In this mode, the Timer/Event Counter n can be utilised to measure fixed time intervals, providing an internal interrupt signal each time the Timer/Event Counter n overflows. To operate in this mode, the TnM1~TnM0 bits in the TMRnC register must be set to 10 respectively. In this mode the internal clock is used as the timer clock. The Timer/Event Counter n clock is clock source, $f_{Tn}$ , which is sourced from the internal clock $f_{PSC}$ . The $f_{PSC}$ originates from the internal clock source f<sub>SYS</sub>, f<sub>SYS</sub>/4 or f<sub>SUB</sub>, which is selected using the CLKSEL[1:0] bits in the PSCR register, and then passes through a divider, the division ratio of which is selected by programming the TnPSC2~TnPSC0 bits in the TMRnC register. The timer-on bit, TnON must be set high to enable the timer to run. Each time an internal clock high to low transition occurs, the timer increments by one. When the timer is full and overflows, an interrupt sigal is generated and the timer will reload the value already loaded into the preload register and continue counting. A timer overflow condition and corresponding internal interrupts are two of the wake-up sources. However, the internal interrupts can be disabled by ensuring that the Timer/Event Counter n Interrupt Enable bits in the Interrupt control registers are reset to zero. **Timer Mode Timing Chart** Rev. 1.40 62 October 27, 2023 #### **Event Counter Mode** This mode only exists in the Timer/Event Counter 0. In this mode, a number of changing logic events, occurring on the external timer TC0 pin or PPGINTO signal, can be recorded by the Timer/Event Counter 0. To operate in this mode, the T0M1~T0M0 bits in the TMR0C register must be set to 01 respectively. In this mode, the TC0 pin or PPGINTO signal can be used as the Timer/Event Counter 0 clock source, however it is not divided by the internal prescaler. After the other bits in the Timer Control Register have been setup, the enable bit T0ON, which is bit 4 of the Timer Control Register, can be set high to enable the Timer/Event Counter 0 to run. If the Active Edge Select bit, T0EG, which is bit 3 of the Timer Control Register 0, is low, the Timer/Event Counter 0 will increment each time the TC0 pin or PPTINTO signal receives a low to high transition. If the T0EG is high, the counter will increment each time the external timer pin receives a high to low transition. When it is full and overflows, an interrupt signal is generated and the Timer/Event Counter 0 will reload the value already loaded into the preload register and continue counting. The interrupt can be disabled by ensuring that the Timer/Event Counter 0 Interrupt Enable bit in the corresponding Interrupt Control Register. It is reset to zero. As the external timer pin is shared with an I/O pin, to ensure that the pin is configured to operate as an event counter input pin, two things have to happen. The first is to ensure that the Operating Mode Select bits in the Timer Control Register place the Timer/Event Counter 0 in the Event Counting Mode. The second is to ensure that the port control register configures the pin as an input. It should be noted that in the event counting mode, even if the microcontroller is in the SLEEP or IDLE Mode, the Timer/Event Counter 0 will continue to record externally changing logic events on the timer input TC0 pin or PPGINTO signal. As a result when the timer overflows it will generate a timer interrupt and corresponding wake-up source. **Event Counter Mode Timing Chart (T0EG=1)** ## **Pulse Width Measurement Mode** This mode only exists in the Timer/Event Counter 0. In this mode, the Timer/Event Counter 0 can be utilised to measure the width of pulses applied to the TC0 pin or PPTINTO signal. To operate in this mode, the $T0M1\sim T0M0$ bits in the TMR0C register must be set to 11 respectively. In this mode, the TC0 pin or the PPGINTO signal can be used as the Timer/Event Counter 0 clock source, however it is not divided by the internal prescaler. After the other bits in the Timer Control Register have been setup, the enable bit T0ON, which is bit 4 of the Timer Control Register, can be set high to enable the Timer/Event Counter to run. However it will not actually start counting until an active edge is received on the TC0 pin or the PPGINTO signal. If the Active Edge Select bit T0EG, which is bit 3 of the Timer Control Register, is low, once a high to low transition has been received on the TC0 pin or the PPGINTO signal, the Timer/Event Counter will start counting until the TC0 pin or the PPGINTO signal returns to its original high level. At this point the enable bit will be automatically reset to zero and the Timer/Event Counter will stop counting. If the Active Edge Select bit is high, the Timer/Event Counter will begin counting once a low to high transition has been received on the external timer pin and stop counting when the external timer pin returns to its original low level. As before, the enable bit will be automatically Rev. 1.40 63 October 27, 2023 reset to zero and the Timer/Event Counter will stop counting. It is important to note that in the pulse width measurement mode, the enable bit is automatically reset to zero when the TC0 pin or the PPGINTO signal returns to its original level, whereas in the other modes the enable bit can only be reset to zero under program control. The residual value in the Timer/Event Counter, which can now be read by the program, therefore represents the length of the pulse received on the TC0 pin or PPGINTO signal. As the enable bit has now been reset, any further transitions on the TC0 pin or the PPGINTO signal will be ignored. The timer cannot begin further pulse width capture until the enable bit is set high again by the program. In this way, single shot pulse measurements can be easily made. It should be noted that in this mode the Timer/Event Counter is controlled by logical transitions on the TC0 pin or the PPGINTO signal and not by the logic level. When the Timer/Event Counter is full and overflows, an interrupt signal is generated and the Timer/Event Counter will reload the value already loaded into the preload register and continue counting. The interrupt can be disabled by ensuring that the Timer/Event Counter 0 Interrupt Enable bit in the corresponding Interrupt Control Register, it is reset to zero. As the TC0 pin is shared with an I/O pin, to ensure that the pin is configured to operate as a pulse width capture pin, two things have to be implemented. The first is to ensure that the Operating Mode Select bits in the Timer Control Register place the Timer/Event Counter in the pulse width measurement mode, the second is to ensure that the port control register configure the pin as an input. Pulse Width Measurement Mode Timing Chart (T0EG=0) #### Mode 0 The Timer/Event Counter 1 has a mode 0 for PPG usage. This mode is used to implement the PPG non-retriggered function. To operate in this mode, the T1M1~T1M0 bits in the TMR1C register must be set to 00 respectively. In this mode, the Timer/Event Counter 1 starts counting when PPG is stopped and stops when overflow. That means the T1ON will be set once PPG stopped and cleared when overflow. Once an overflow occurs, the counter is reloaded from t the Timer/Event Counter 1 preload register, and generates an interrupt request flag. The interrupt can be disabled by ensuring that the Timer/Event Counter 1 Interrupt Enable bit in the corresponding Interrupt Control Register, it is reset to zero. # I/O Interfacing The Timer/Event Counter 0, when configured to run in the event counter or pulse width measurement mode, it can use an external timer pin for its operation. The external timer pin TC0 is used as the Timer/Event Counter 0 clock source by clearing the T0ECS bit to zero. As TC0 pin is a shared pin it must be configured correctly to ensure that it is setup for use as a Timer/Event Counter input pin. This is achieved by ensuring that the mode selects bits in the Timer/Event Counter control register, either the event counter or pulse width measurement mode. Additionally the corresponding Port Control Register bit must be set high to ensure that the pin is setup as an input. Any pull-high resistor connected to this pin will remain valid even if the pin is used as a Timer/Event Counter input. Rev. 1.40 October 27, 2023 # **Programming Considerations** When configured to run in the timer mode, the internal system clock is used as the timer clock source and is therefore synchronised with the overall operation of the microcontroller. In this mode when the appropriate timer register is full, the microcontroller will generate an internal interrupt signal directing the program flow to the respective internal interrupt vector. For the pulse width measurement mode, the internal system clock is also used as the timer clock source but the timer will only run when the correct logic condition appears on the TC0 pin or the PPGINTO signal. As this is an event and not synchronised with the internal timer clock, the microcontroller will only see this event when the next timer clock pulse arrives. As a result, there may be small differences in measured values requiring programmers to take this into account during programming. The same applies if the timer is configured to be in the event counting mode, which again is an event and not synchronised with the internal system or timer clock. When the Timer/Event Counter n is read, or if data is written to the preload register, the clock is inhibited to avoid errors, however as this may result in a counting error, this should be taken into account by the programmer. Care must be taken to ensure that the timers are properly initialised before using them for the first time. The associated timer enable bits in the interrupt control register must be properly set otherwise the internal interrupt associated with the timer will remain inactive. The edge select, timer mode and clock source control bits in timer control register must also be correctly set to ensure the timer is properly configured for the required application. It is also important to ensure that an initial value is first loaded into the timer registers before the timer is switched on; this is because after power-on the initial values of the timer registers are unknown. After the timer has been initialized the timer can be turned on and off by controlling the enable bit in the timer control register. When the Timer/Event Counter overflows, its corresponding interrupt request flag in the interrupt control register will be set. If the Timer/Event Counter interrupt is enabled this will in turn generate an interrupt signal. However irrespective of whether the interrupts are enabled or not, a Timer/Event Counter overflow will also generate a wake-up signal if the device is in the SLEEP or IDLE mode. This situation may occur if the Timer/Event Counter is in the Event Counting Mode and if the TCO pin or the PPGINTO signal continues to change state. In such a case, the Timer/Event Counter will continue to count these external events and if an overflow occurs the device will be woken up from its Power-down condition. To prevent such a wake-up from occurring, the timer interrupt request flag should first be set high before issuing the "HALT" instruction to enter the SLEEP or IDLE Mode. # **Timer Program Example** This program example shows how the Timer/Event Counter registers are setup, along with how the interrupts are enabled and managed. Note how the Timer/Event Counter is turned on, by setting bit 4 of the Timer Control Register. The Timer/Event Counter can be turned off in a similar way by clearing the same bit. This example program sets the Timer/Event Counters 0 to be in the timer mode, which uses the internal system clock as their clock source. # **Timer Programming Example** ``` ; PPG INT00 interrupt vector org Och org 10h ; Timer Counter 0 interrupt vector jmp tmr0int ; jump here when Timer O overflows org 20h ; main program ; internal Timer O interrupt routine tmr0int: : ; Timer 0 main program placed here begin: ; setup Timer O registers mov a, 09bh ; setup Timer O preload value mov tmr0, a mov a, 081h ; setup Timer O control register mov tmr0c, a ; timer mode and prescaler set to /2 ; setup interrupt register mov a, 001h ; enable master interrupt and both timer interrupts mov intc0, a mov a, 001h mov intcl, a : set tmr0c.4 ; start Timer 0 ``` Rev. 1.40 66 October 27, 2023 # **Analog to Digital Converter** The need to interface to real world analog signals is a common requirement for many electronic systems. However, to properly process these signals by a microcontroller, they must first be converted into digital signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the need for external components is reduced significantly with the corresponding follow-on benefits of lower costs and reduced component space requirements. #### A/D Converter Overview This device contains a multi-channel analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 12-bit digital value. It also can convert the internal signals, the Bandgap reference voltage $V_{BG}$ or the operational amplifier output, OPOUT, the operational amplifier output, OPROUT, or the A/D converter negative power supply, $AV_{SS}$ , into a 12-bit digital value. The external or internal analog signal to be converted is determined by the SAINS2~SAINS0 bits together with the SACS3~SACS0 bits. When the external analog signal is to be converted, the corresponding pin-shared control bits should first be properly configured and then desired external channel input should be selected using the SAINS2~SAINS0 and SACS3~SACS0 bits. Note that when the internal analog signal is to be converted, the SAINS2~SAINS0 and SACS3~SACS0 bits should also be properly configured. More detailed information about the A/D input signal is described in the "A/D Converter Control Registers" and "A/D Converter Input Signals" sections respectively. | External Input Channels | Internal Signals | Channel Select Bits | |-------------------------|-----------------------------|---------------------| | 10: AN0~AN9 | 4: V <sub>BG</sub> , OPOUT, | SAINS2~SAINS0, | | IU. ANU~AN9 | OPROUT, AVss | SACS3~SACS0 | The accompanying block diagram shows the overall internal structure of the A/D converter, together with its associated registers. Rev. 1.40 67 October 27, 2023 # A/D Converter Register Description The overall operation of the A/D converter is controlled using several registers. A read only register pair exists to store the A/D converter data 12-bit value. The remaining two registers are control registers which setup the operating and control function of the A/D converter. | Register | | | | В | it | | | | |--------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SADOL<br>(ADRFS=0) | D3 | D2 | D1 | D0 | _ | _ | _ | _ | | SADOL<br>(ADRFS=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | SADOH<br>(ADRFS=0) | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | SADOH<br>(ADRFS=1) | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | SADC0 | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | SADC1 | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | A/D Converter Register List # A/D Converter Data Registers - SADOL, SADOH As this device contains an internal 12-bit A/D converter, it requires two data registers to store the converted value. These are a high byte register, known as SADOH, and a low byte register, known as SADOL. After the conversion process takes place, these registers can be directly read by the microcontroller to obtain the digitised conversion value. As only 12 bits of the 16-bit register space is utilised, the format in which the data is stored is controlled by the ADRFS bit in the SADC0 register as shown in the accompanying table. D0~D11 are the A/D conversion result data bits. Any unused bits will be read as zero. Note that A/D data register contents will be unchanged if the A/D converter is disabled. | ADRFS | | SADOH | | | | | | | | SADOL | | | | | | | |-------|-----|-------|----|----|-----|-----|----|----|----|-------|----|----|----|----|----|----| | ADKES | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A/D Data Registers #### A/D Converter Control Registers - SADC0, SADC1 To control the function and operation of the A/D converter, two control registers known as SADC0 and SADC1 are provided. These 8-bit registers define functions such as the selection of which analog channel is connected to the internal A/D converter, the digitised data format, the A/D clock source as well as controlling the start function and monitoring the A/D converter busy status. As the device contains only one actual analog to digital converter hardware circuit, each of the external or internal analog signal inputs must be routed to the converter. The SACS3~SACS0 bits in the SADC0 register are used to determine which external channel input is selected to be converted. The SAINS2~SAINS0 bits in the SADC1 register are used to determine that the analog signal to be converted comes from the internal analog signal or external analog channel input. The relevant pin-shared function selection bits determine which pins on I/O Ports are used as analog inputs for the A/D converter input and which pins are not to be used as the A/D converter input. When the pin is selected to be an A/D input, its original function whether it is an I/O or other pin-shared function will be removed. In addition, any internal pull-high resistor connected to the pin will be automatically removed if the pin is selected to be an A/D converter input. Rev. 1.40 68 October 27, 2023 ## SADC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|-------|-------|-------| | Name | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 START: Start the A/D conversion $0 \rightarrow 1 \rightarrow 0$ : Start This bit is used to initiate an A/D conversion process. The bit is normally low but if set high and then cleared low again, the A/D converter will initiate a conversion process. Bit 6 ADBZ: A/D converter busy flag 0: No A/D conversion is in progress 1: A/D conversion is in progress This read only flag is used to indicate whether the A/D conversion is in progress or not. When the START bit is set from low to high and then to low again, the ADBZ flag will be set to 1 to indicate that the A/D conversion is initiated. The ADBZ flag will be cleared to 0 after the A/D conversion is complete. Bit 5 ADCEN: A/D converter function enable control 0: Disable 1: Enable This bit controls the A/D internal function. This bit should be set to one to enable the A/D converter. If the bit is set low, then the A/D converter will be switched off reducing the device power consumption. When the A/D converter function is disabled, the contents of the A/D data register pair known as SADOH and SADOL will be unchanged. Bit 4 ADRFS: A/D converter data format select 0: A/D converter data format $\rightarrow$ SADOH=D[11:4]; SADOL=D[3:0] 1: A/D converter data format → SADOH=D[11:8]; SADOL=D[7:0] This bit controls the format of the 12-bit converted A/D value in the two A/D data registers. Details are provided in the A/D data register section. Bit 3~0 SACS3~SACS0: A/D converter external analog channel input select 0000: AN0 0001: AN1 : 1000: AN8 1001: AN9 1010~1111: Non-existed channel, the input will be floating if selected ### SADC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~5 SAINS0: A/D converter input signal select 000: External input – External analog channel input, ANn 001: Internal input – Internal Bandgap reference voltage, $V_{BG}$ 010: Internal input – Operational amplifier output, OPOUT 011: Internal input – Operational amplifier output, OPROUT 100: Internal input – A/D converter negative power supply, $AV_{SS}$ 101~111: External input – External analog channel input, ANn Care must be taken if the SAINS2~SAINS0 bits are set from "001" to "100" to select the internal analog signal to be converted. When the internal analog signal is selected to be converted, the external input pin must never be selected as the A/D input signal by properly setting the SACS3~SACS0 bits with a value from 1010 to 1111. Otherwise, the external channel input will be connected together with the internal analog signal. This will result in unpredictable situations such as an irreversible damage. Bit 4~3 SAVRS1~SAVRS0: A/D converter reference voltage select 00: External VREF pin 01: Internal A/D converter power, AV<sub>DD</sub> 10/11: External VREF pin These bits are used to select the A/D converter reference voltage. Care must be taken if the SAVRS1~SAVRS0 bits are set to "01" to select the internal A/D converter power as the reference voltage source. When the internal A/D converter power is selected as the reference voltage, the VREF pin cannot be configured as the reference voltage input by properly configuring the corresponding pin-shared function control bits. Otherwise, the external input voltage on VREF pin will be connected to the internal A/D converter power. Bit 2~0 SACKS2~SACKS0: A/D conversion clock source select 000: fsys 001: fsys/2 010: fsys/4 011: fsys/8 100: fsys/16 101: fsys/32 110: fsys/64 111: fsys/128 # A/D Converter Operation The START bit in the SADC0 register is used to start the AD conversion. When the microcontroller sets this bit from low to high and then low again, an analog to digital conversion cycle will be initiated. The ADBZ bit in the SADC0 register is used to indicate whether the analog to digital conversion process is in progress or not. This bit will be automatically set to 1 by the microcontroller after an A/D conversion is successfully initiated. When the A/D conversion is complete, the ADBZ will be cleared to 0. In addition, the corresponding A/D interrupt request flag will be set in the interrupt control register, and if the interrupts are enabled, an appropriate internal interrupt signal will be generated. This A/D internal interrupt signal will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal interrupt is disabled, the microcontroller can poll the ADBZ bit in the SADC0 register to check whether it has been cleared as an alternative method of detecting the end of an A/D conversion cycle. Rev. 1.40 70 October 27, 2023 The clock source for the A/D converter, which originates from the system clock $f_{SYS}$ , can be chosen to be either $f_{SYS}$ or a subdivided version of $f_{SYS}$ . The division ratio value is determined by the SACKS2~SACKS0 bits in the SADC1 register. Although the A/D clock source is determined by the system clock $f_{SYS}$ and by bits SACKS2~SACKS0, there are some limitations on the A/D clock source speed range that can be selected. As the recommended range of permissible A/D clock period, $f_{ADCK}$ , is from 0.5µs to 10µs, care must be taken for system clock frequencies. For example, as the system clock operates at a frequency of 8MHz, the SACKS2~SACKS0 bits should not be set to 000, 001 or 111. Doing so will give A/D clock periods that are less than the minimum or larger than the maximum A/D clock period which may result in inaccurate A/D conversion values. Refer to the following table for examples, where values marked with an asterisk \* show where special care must be taken, as the values may be out of the specified A/D clock period range. | | | | | A/D Clock P | eriod (t <sub>ADCK</sub> ) | | | | |------------------|--------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------------| | f <sub>SYS</sub> | SACKS[2:0]<br>= 000<br>(f <sub>SYS</sub> ) | SACKS[2:0]<br>= 001<br>(f <sub>SYS</sub> /2) | SACKS[2:0]<br>= 010<br>(f <sub>SYS</sub> /4) | SACKS[2:0]<br>= 011<br>(f <sub>sys</sub> /8) | SACKS[2:0]<br>= 100<br>(f <sub>SYS</sub> /16) | SACKS[2:0]<br>= 101<br>(f <sub>SYS</sub> /32) | SACKS[2:0]<br>= 110<br>(f <sub>SYS</sub> /64) | SACKS[2:0]<br>= 111<br>(f <sub>SYS</sub> /128) | | 1MHz | 1µs | 2µs | 4µs | 8µs | 16µs* | 32µs* | 64µs* | 128µs* | | 2MHz | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs* | 32µs* | 64µs* | | 4MHz | 250ns* | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs* | 32µs* | | 8MHz | 125ns* | 250ns* | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs* | | 16MHz | 62.5ns* | 125ns* | 250ns* | 500ns | 1µs | 2µs | 4µs | 8µs | A/D Clock Period Examples Controlling the power on/off function of the A/D converter circuitry is implemented using the ADCEN bit in the SADC0 register. This bit must be set high to power on the A/D converter. When the ADCEN bit is set high to power on the A/D converter internal circuitry a certain delay, as indicated in the timing diagram, must be allowed before an A/D conversion is initiated. Even if no pins are selected for use as A/D inputs, if the ADCEN bit is high, then some power will still be consumed. In power conscious applications it is therefore recommended that the ADCEN is set low to reduce power consumption when the A/D converter function is not being used. ## A/D Converter Reference Voltage The reference voltage supply to the A/D converter can be supplied from the positive power supply, $AV_{DD}$ , or from an external reference source supplied on pin VREF. The desired selection is made using the SAVRS1~SAVRS0 bits. When the SAVRS1~SAVRS0 bits are set to "01", the A/D converter reference voltage will come from the AVDD pin. Otherwise, if the SAVRS1~SAVRS0 bits are set to any other value except "01", the A/D converter reference voltage will come from the VREF pin. As the VREF pin is pin-shared with other functions, when the VREF pin is selected as the reference voltage supply pin, the VREF pin-shared function control bits should be properly configured to disable other pin functions. However, if the internal A/D converter power is selected as the reference voltage, the VREF pin must not be configured as the reference voltage input function to avoid the internal connection between the VREF pin to A/D converter power AV<sub>DD</sub>. The analog input values must not be allowed to exceed the value of the selected A/D reference voltage. #### A/D Converter Input Signals All the external A/D analog channel input pins are pin-shared with the I/O pins as well as other functions. The corresponding control bits for each A/D external input pin in the PxS0 and PxS1 register determine whether the input pins are setup as A/D converter analog inputs or whether they have other functions. If the pin is setup to be as an A/D analog channel input, the original pin functions will be disabled. In this way, pins can be changed under program control to change their function between A/D inputs and other functions. All pull high resistors, which are setup through Rev. 1.40 71 October 27, 2023 register programming, will be automatically disconnected if the pins are setup as A/D inputs. Note that it is not necessary to first setup the A/D pin as an input in the port control register to enable the A/D input as when the pin-shared function control bits enable an A/D input, the status of the port control register will be overridden. There are four internal analog signals derived from the Bandgap reference voltage, the operational amplifier output, OPOUT, the operational amplifier output, OPROUT, or A/D converter negative power supply, AV<sub>SS</sub>, which can be connected to the A/D converter as the analog input signal by configuring the SAINS2~SAINS0 bits. If the external channel input is selected to be converted, the SAINS2~SAINS0 bits should be set to "000, 101~111" and the SACS3~SACS0 bits can determine which external channel is selected. If the internal analog signal is selected to be converted, the SACS3~SACS0 bits must be configured with a value from 1010 to 1111 to switch off the external analog channel input. Otherwise, the internal analog signal will be connected together with the external channel input. This will result in unpredictable situations. | SAINS[2:0] | SACS[3:0] | Input Signals | Description | |-----------------|-----------|---------------|----------------------------------------| | 000,<br>101~111 | 0000~1001 | AN0~AN9 | External pin analog input | | | 1010~1111 | _ | Non-existed channel, input is floating | | 001 | 1010~1111 | $V_{BG}$ | Internal Bandgap reference voltage | | 010 | 1010~1111 | OPOUT | Operational amplifier output | | 011 | 1010~1111 | OPROUT | Operational amplifier output | | 100 | 1010~1111 | AVss | A/D converter negative power supply | A/D Converter Input Signal Selection # **Conversion Rate and Timing Diagram** A complete A/D conversion contains two parts, data sampling and data conversion. The data sampling which is defined as $t_{ADS}$ takes 4 A/D clock period and the data conversion takes 12 A/D clock period. Therefore a total of 16 A/D clock period for an external input A/D conversion which is defined as $t_{ADC}$ are necessary. Maximum single A/D conversion rate = $1/(A/D \text{ clock period} \times 16)$ The accompanying diagram shows graphically the various stages involved in an analog to digital conversion process and its associated timing. After an A/D conversion process has been initiated by the application program, the microcontroller internal hardware will begin to carry out the conversion, during which time the program can continue with other functions. The time taken for the A/D conversion is $16 \, t_{ADCK}$ where $t_{ADCK}$ is equal to the A/D clock period. A/D Conversion Timing – External Channel Input Rev. 1.40 72 October 27, 2023 ## **Summary of A/D Conversion Steps** The following summarises the individual steps that should be executed in order to implement an A/D conversion process. • Step 1 Select the required A/D conversion clock by correctly programming bits SACKS2~SACKS0 in the SADC1 register. • Step 2 Enable the A/D by setting the ADCEN bit in the SADC0 register to one. Step 3 Select which signal is to be connected to the internal A/D converter by correctly configuring the SAINS2~SAINS0 bits. Select the external channel input to be converted, go to Step 4. Select the internal analog signal to be converted, go to Step 5. Step 4 If the A/D input signal comes from the external channel input selected by configuring the SAINS2~SAINS0 bits, the corresponding pins should be configured as A/D input function by configuring the relevant pin-shared function control bits. The desired analog channel then should be selected by configuring the SACS3~SACS0 bits. After this step, go to Step 6. Step 5 Before the A/D input signal is selected to come from the internal analog signal by configuring the SAINS2~SAINS0 bits, the corresponding external input pin must be switched to a non-existed channel input by setting the SACS3~SACS0 bits with a value from 1010 to 1111. The desired internal analog signal then can be selected by configuring the SAINS2~SAINS0 bits. After this step, go to Step 6. - Step 6 - Select the reference voltage source by configuring the SAVRS1~SAVRS0 bits in the SADC1 register. - Step 7 Select A/D converter output data format by setting the ADRFS bit in the SADC0 register. Step 8 If A/D conversion interrupt is used, the interrupt control registers must be correctly configured to ensure the A/D interrupt function is active. The master interrupt control bit, EMI, and the A/D conversion interrupt control bit, ADE, must both be set high in advance. • Step 9 The A/D conversion procedure can now be initialized by setting the START bit from low to high and then low again. • Step 10 If A/D conversion is in progress, the ADBZ flag will be set high. After the A/D conversion process is complete, the ADBZ flag will go low and then the output data can be read from SADOH and SADOL registers. Note: When checking for the end of the conversion process, if the method of polling the ADBZ bit in the SADC0 register is used, the interrupt enable step above can be omitted. # **Programming Considerations** During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by clearing bit ADCEN to 0 in the SADC0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. If the A/D converter input lines are used as normal I/Os, then care must be taken as if the input voltage is not at a valid logic level, then this may lead to some increase in power consumption. ### A/D Conversion Function As the device contains a 12-bit A/D converter, its full-scale converted digitised value is equal to FFFH. Since the full-scale analog input value is equal to the actual A/D converter reference voltage, $V_{REF}$ , this gives a single bit analog input value of $V_{REF}$ divided by 4096. $$1 LSB = V_{REF} \div 4096$$ The A/D converter input voltage value can be calculated using the following equation: ``` A/D input voltage = A/D output digital value \times (V<sub>REF</sub> \div 4096) ``` The diagram shows the ideal transfer function between the analog input value and the digitised output value for the A/D converter. Except for the digitised zero value, the subsequent digitised values will change at a point 0.5 LSB below where they would change without the offset, and the last full scale digitised value will change at a point 1.5 LSB below the $V_{REF}$ level. Note that here the $V_{REF}$ voltage is the actual A/D converter reference voltage determined by the SAVRS1~SAVRS0 bits. Ideal A/D Transfer Function ### A/D Conversion Programming Examples The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the ADBZ bit in the SADC0 register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete. # Example: using an ADBZ polling method to detect the end of conversion ``` clr ADE ; disable ADC interrupt a,03H mov. ; select f_{\text{SYS}}/8 as A/D clock and select external channel and external SADC1,a mov ; reference input ADCEN ; setup PBS0 to configure pin ANO mov a,80h PBS0,a MOV a,20h mov SADCO, a ; enable A/D and connect ANO channel to A/D converter mov start conversion: START ; high pulse on start bit to initiate conversion clr START ; reset A/D set START ; start A/D polling EOC: ``` ``` sz ADBZ ; poll the SADCO register ADBZ bit to detect end of A/D conversion jmp polling_EOC ; continue polling mov a,SADOL ; read low byte conversion result value mov SADOL_buffer,a ; save result to user defined register mov a,SADOH ; read high byte conversion result value mov SADOH_buffer,a ; save result to user defined register : : : imp start conversion ; start next A/D conversion ``` #### Example: using the interrupt method to detect the end of conversion ``` clr ADE ; disable ADC interrupt mov a,03H mov SADC1,a ; select f_{SYS}/8 as A/D clock and select external channel and external ; reference input set ADCEN mov a,80h ; setup PBS0 to configure pin ANO and pin VREF mov PBS0,a mov a,20h mov SADCO, a ; enable A/D converter and connect ANO channel to A/D converter Start conversion: clr START ; high pulse on START bit to initiate conversion set START ; reset A/D clr START ; start A/D ; clear ADC interrupt request flag clr ADF set ADE ; enable ADC interrupt set EMI ; enable global interrupt ; ADC interrupt service routine ADC ISR: mov acc_stack,a ; save ACC to user defined memory mov a,STATUS mov status stack,a ; save STATUS to user defined memory mov a, SADOL ; read low byte conversion result value mov SADOL buffer, a ; save result to user defined register mov a,SADOH ; read high byte conversion result value mov SADOH buffer,a ; save result to user defined register EXIT INT ISR: mov a, status stack mov STATUS,a ; restore STATUS from user defined memory mov a,acc_stack ; restore ACC from user defined memory reti ``` # **Induction Cooker Circuit** The device contains a multi feature fully integrated induction cooker circuit which has PPG output for maximum application flexibility. A multiple function protection mechanism is also provided. The induction cooker circuit consists of a PPG module, four comparators and an operational amplifier. **Induction Cooker Circuit Block Diagram** Note: The CMPn interrupt is triggered by the CMPnINT falling edge. (n=1 $\sim$ 3) # **Programmable Pulse Generator** The PPG module provides one 9-bit PPG output channel. The PPG has a programmable period of $512\times T$ , where T is $1/f_{SYS}$ or $2/f_{SYS}$ for an output pulse width. The PPG pulse width can be limited using using the pulse width limiter timer. **PPG Block Diagram** The PPG detects a trigger input and outputs a single pulse. The trigger source may come from the INT00 trigger input or from a software trigger bit, which can be configured by software. The PPG pin can output an active low pulse, active high pulse, force low or force high by setting the PPGPC register. An external pull-high or pull-low resistor is required if the PPG output is defined as an active low pulse output or an active high pulse output. The PPG module consists of a PPG control circuit, a PPGTIMER counter, a PPG counter and a PPG output control. The PPG counter consists of a 9-bit up-counter timer, two sets of 9-bit preload data registers and two sets of 9-bit timer approach registers. The programmable pulse generator, PPG, starts counting at the current value in the preload registers and ends at "1FFH $\rightarrow$ 000H". A "000H" data write to the PPGTA[8:0] and PPGTB[8:0] bits yields a pulse width of 512×T output. Once an overflow occurs, the counter is reloaded from the PPG timer counter preload register, and generates a signal to stop the PPG timer. The software trigger bit, PST, will be cleared when the PPG timer overflow occurs. The PPG counter will be reloaded by one of following conditions: - 1. A PPG counter overflow - 2. When the PPG is off - 3. Any action causing the PPG to stop Normally, if RLBF=0, the PPG timer is reloaded from the preload register A. If C1RLEN=1 and a C1VOD falling edge occurs, the PPG timer reloads from preload register B and RLBF will be set to "1" until RLBF is cleared by software. The PRSEN is the PPG restarting enable or disable bit using the INT00 trigger input. If this bit is enabled, the PPG module output can be restarted by an INT00 trigger or by software control by setting the PST bit to "1". Once an INT00 falling edge occurs, the PPG counter will start counting. The PRSEN bit will be cleared to zero by a C2VOD or C3VOD falling edge, no matter whether the PPG is in an active period or not. This will prevent the PPG module output from being restarted by an INT00 falling edge occurring again, it can only be restarted by software when PRSEN is set again by software. The PST is a software trigger bit, if this bit is set to "1" the PPG timer will start counting and this bit will be cleared to zero when a PPG timer overflow occurs or when the PPG timer stop counting. If this bit is cleared to "0", the PPG timer will stop counting. When the PPG timer is counting and if an INT00 falling edge trigger input occurs or if a software control bit PST is set, the PPG timer counter will not be affected, that is a trigger from INT00 or PST will have no effect. PST can also be used as a status bit for the PPG timer output. The PPG output is determined by the PPGPC register setting. If the PPGPC[7:0] bits are set to "01010101B", the PPG output will be defined as an active low pulse output. If the PPGPC[7:0] bits are set to "10101010B", the PPG output will be defined as an active high pulse output. If the PPGPC[7:0] bits are set to "00110010B", this will force the PPG output low. If the PPGPC[7:0] bits are set to "00110011B", this will force the PPG output high. If the PPGPC[7:0] bits are set to any other values, other than the four defined values above, the PPG output will be floating. When the PPG timer starts counting and whether it is synchronised with the clock or not is determined by the PTSYN bit in the PPGC0 register. When using the PPG function, the most important point to note is to ensure that the CMP1 settings and C1VOD signal set high before setting the PPGC2 register. Since the C1VOD signal state is unknown, if PPGDEC[3:0] $\neq$ 0000, the PPGTA[8:0] value will be automatically incremented by a specific value every 64/f<sub>SYS</sub> until it is incremented to 1FFH. The incremented value depends on the PPGDEC[3:0] bits. ## PPG Registers The overall operation of the PPG function is controlled using a series of registers. The following table considerations must be taken into account when modifying the relevant bits. | C1VOD<br>Signal | PPGSAMD | PPGSAEN | PPGTMMD<br>[1:0] | PPGDEC<br>[3:0] | Unchangeable Bits | |-----------------|---------|---------|------------------|-----------------|-------------------------------------| | | | | VV | 0000 | _ | | 0 | X | X | XX | 0001~1111 | PPGTA[8:0] | | | 0 | 0 | XX | | _ | | 1 | 0 | 0 1 xx | | VVVV | PPGTA[8:0], PPGCNT[1:0], PPGSA[2:0] | | 1 | 1 | Х | 01/10 | XXXX | PPGTA[8:0], PPGCNT[1:0], PPGSA[2:0] | | | 1 | x | 00/11 | | _ | "x": Don't care | Register | | | | В | it | | | | |----------|---------|-----------|-----------|-----------|----------|----------|----------|----------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PPGC0 | PST | PRSEN | PSPEN | RLBF | PTSYN | PCSD | TRGMOD | C1RLEN | | PPGC1 | INTS | FPPGDC | PPGDL5 | PPGDL4 | PPGDL3 | PPGDL2 | PPGDL1 | PPGDL0 | | PPGC2 | _ | _ | _ | DVS | PPGDEC3 | PPGDEC2 | PPGDEC1 | PPGDEC0 | | PPGTA | PPGTA7 | PPGTA6 | PPGTA5 | PPGTA4 | PPGTA3 | PPGTA2 | PPGTA1 | PPGTA0 | | PPGTB | PPGTB7 | PPGTB6 | PPGTB5 | PPGTB4 | PPGTB3 | PPGTB2 | PPGTB1 | PPGTB0 | | PPGTC | PPGTC7 | PPGTC6 | PPGTC5 | PPGTC4 | PPGTC3 | PPGTC2 | PPGTC1 | PPGTC0 | | PPGTD | PPGTD7 | PPGTD6 | PPGTD5 | PPGTD4 | PPGTD3 | PPGTD2 | PPGTD1 | PPGTD0 | | PPGTEX | _ | PPGTD8 | _ | PPGTB8 | _ | PPGTC8 | _ | PPGTA8 | | PWLT | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PPGPC | PPGPC7 | PPGPC6 | PPGPC5 | PPGPC4 | PPGPC3 | PPGPC2 | PPGPC1 | PPGPC0 | | PPGATC0 | PPGSAEN | PPGSAMD | PPGSCD | PPGADJF | PPGTMMD1 | PPGTMMD0 | PPGACF | PPGADF | | PPGATC1 | PPGHTMD | _ | _ | PPGCNT1 | PPGCNT0 | PPGSA2 | PPGSA1 | PPGSA0 | | PPGATC2 | _ | PPGTIMES2 | PPGTIMES1 | PPGTIMES0 | PPGACNT1 | PPGACNT0 | PPGASA1 | PPGASA0 | | PPGTMC | _ | _ | _ | PPGTON | PPGTEG | _ | PPGTPSC1 | PPGTPSC0 | | PPGTMR1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PPGTMR2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PPGTMR3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PPGTMRD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | ### **Programmable Pulse Generator Register List** ### PPGC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-------|-------|------|-------|------|--------|--------| | Name | PST | PRSEN | PSPEN | RLBF | PTSYN | PCSD | TRGMOD | C1RLEN | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PST**: PPG software trigger bit 0: Stop PPG 1: Restart PPG Bit 6 PRSEN: Restarting the PPG timer using INT00 trigger input enable control 0: Disable 1: Enable Disable restarting the PPG timer using an INT00 trigger input, the PPG module output can be restarted by the software control PST bit only. Enable restarting the PPG timer using an INT00 trigger input, the PPG module output can be restarted by an INT00 falling edge trigger or software control by setting the PST to "1". Bit 5 **PSPEN**: Stop the PPG timer using the C2VOD or C3VOD trigger input enable control 0: Disable 1: Enable Disable stopping the PPG timer using the C2VOD or C3VOD trigger input, the PPG module output can be stopped by the software control bit PST only. Enable stopping the PPG timer using the C2VOD or C3VOD trigger input, the PPG module output can be stopped by a C2VOD or C3VOD falling edge or by software control by clearing the PST to "0". Bit 4 RLBF: PPG reload control bit 0: From PPGTA[8:0] 1: From PPGTB[8:0] Bit 3 PTSYN: PPG start count synchronised with clock or not 0: Synchronised with clock1: Not synchronised with clock Bit 2 **PCSD**: PPG counter and pulse width limiter timer clock source, f<sub>PPG</sub>, selection 0: f<sub>SYS</sub> 1: f<sub>SYS</sub>/2 Bit 1 TRGMOD: Select single edge or double falling edges of INT0 as the input of the trigger delay circuit which produce INT00 0: Single falling edge1: Double falling edges Bit 0 C1RLEN: Enable or disable to set RLBF when a C1VOD falling edge occurs 0: Disable 1: Enable If this bit is set to "1", the PPG timer reloads from the preload register B and RLBF will be set to "1" when a C1VOD falling edge occurs. ### PPGC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|--------|--------|--------|--------|--------|--------|--------| | Name | INTS | FPPGDC | PPGDL5 | PPGDL4 | PPGDL3 | PPGDL2 | PPGDL1 | PPGDL0 | | R/W | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 INTS: INT00 source selection 0: PPGIN 1: C0VO Bit 6 **FPPGDC**: f<sub>PPGDCK</sub> clock selection 0: f<sub>SYS</sub> 1: f<sub>SYS</sub>/2 Bit 5~0 **PPGDL5~PPGDL0**: PPG trigger delay time selection (f<sub>PPGDCK</sub>=8MHz) 000000: No delay 000001: 1/f<sub>PPGDCK</sub>, 0.125μs 000010: 2/f<sub>PPGDCK</sub>, 0.25μs 101111: 47/f<sub>PPGDCK</sub>, 5.875μs 110000~111111: 48/f<sub>PPGDCK</sub>, 6μs Note: 1. A trigger delay means the time from the INT0S falling edge to the PPG trigger signal, INT00, which is the PPG hardware trigger signal being sent. INT0S represents single or double falling edges of the INT0 signal. INT0 can be sourced from the PPGIN pin or the C0VO signal by configuring the INTS bit. The INT0 input signal debounce time and polarity are controlled by the C0DBC[5:0] and INTINV bits respectively. 2. Any INTOS falling edges that occur during the trigger delay period will be ignored. #### PPGC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|-----|---------|---------|---------|---------| | Name | _ | _ | _ | DVS | PPGDEC3 | PPGDEC2 | PPGDEC1 | PPGDEC0 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4 DVS: PPG inverting voltage decrement period selection 0: Every 64/f<sub>SYS</sub> 1: Reserved When the C1VOD signal is low and PPGDEC[3:0] $\neq$ 0000, the PPGTA will be automatically increased by a specific increased value every 64/f<sub>SYS</sub>, the increment value depends on the PPGDEC[3:0] bits. When the C1VOD signal is high, the PPGTA will not increase. Bit 3~0 **PPGDEC3~PPGDEC0**: PPGTA automatic increment value selection 0000: 0 0001: 1 0010: 2 0011: 3 0100: 4 0101: 5 0110: 6 0111: 7 1000: 8 1001: 9 1010: 10 1010: 10 1011: 11 1100: 12 1101: 13 1110: 14 1111: 15 # • PPGTA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PPGTA7 | PPGTA6 | PPGTA5 | PPGTA4 | PPGTA3 | PPGTA2 | PPGTA1 | PPGTA0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": Unknown Bit $7 \sim 0$ **PPGTA7~PPGTA0**: PPG timer preload register A bit $7 \sim$ bit 0 # • PPGTB Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PPGTB7 | PPGTB6 | PPGTB5 | PPGTB4 | PPGTB3 | PPGTB2 | PPGTB1 | PPGTB0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": Unknown Bit $7 \sim 0$ **PPGTB7~PPGTB0**: PPG timer preload register B bit $7 \sim$ bit 0 # • PPGTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PPGTC7 | PPGTC6 | PPGTC5 | PPGTC4 | PPGTC3 | PPGTC2 | PPGTC1 | PPGTC0 | | R/W | POR | х | Х | х | Х | Х | х | Х | х | "x": Unknown Bit $7\sim0$ **PPGTC7~PPGTC0**: PPG timer approach register C bit $7\sim$ bit 0 # • PPGTD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PPGTD7 | PPGTD6 | PPGTD5 | PPGTD4 | PPGTD3 | PPGTD2 | PPGTD1 | PPGTD0 | | R/W | POR | Х | Х | Х | Х | Х | Х | х | Х | Bit $7 \sim 0$ **PPGTD7~PPGTD0**: PPG timer approach register D bit $7 \sim$ bit 0 ### • PPGTEX Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|--------|---|--------|---|--------|---|--------| | Name | _ | PPGTD8 | _ | PPGTB8 | _ | PPGTC8 | _ | PPGTA8 | | R/W | _ | R/W | _ | R/W | _ | R/W | _ | R/W | | POR | _ | Х | _ | Х | _ | Х | - | Х | "x": Unknown Bit 7 Unimplemented, read as "0" Bit 6 **PPGTD8**: PPG timer approach register D bit 8 Bit 5 Unimplemented, read as "0" Bit 4 **PPGTB8**: PPG timer preload register B bit 8 Bit 3 Unimplemented, read as "0" Bit 2 **PPGTC8**: PPG timer approach register C bit 8 Bit 1 Unimplemented, read as "0" Bit 0 **PPGTA8**: PPG timer preload register A bit 8 #### PWTL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | Х | Х | Х | Х | Х | Х | Х | Х | "x": Unknown Bit 7~0 **D7~D0**: PPG pulse width limit timer bit 7 ~ bit 0 The pulse width limit is $(256\text{-PWLT})/(f_{PPG}/2)$ # • PPGPC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | PPGPC7 | PPGPC6 | PPGPC5 | PPGPC4 | PPGPC3 | PPGPC2 | PPGPC1 | PPGPC0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PPGPC7~PPGPC0**: PPG output control bits 00110010: The PPG output is forced to low 00110011: The PPG output is forced to high 01010101: The PPG output an active low pulse 10101010: The PPG output an active high pulse Other values: PPG output is floating # • PPGATC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|--------|---------|----------|----------|--------|--------| | Name | PPGSAEN | PPGSAMD | PPGSCD | PPGADJF | PPGTMMD1 | PPGTMMD0 | PPGACF | PPGADF | | R/W | R/W | R/W | R/W | R | R | R | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PPGSAEN**: PPGTA approach mode enable bit 0: Disable 1: Enable This bit is only valid when PPGSAMD=0. Since the pulse width approach operation is controlled by hardware when PPGSAMD=1, a software write is invalid. | PPGSAMD | F | PGSAEN | | |----------|----------------|----------------|------| | PPGSAWID | Software Write | Hardware Write | Read | | | 0 | V | 0 | | | 1 | X | 1 | | | 0 | 0 | 0 | | | 0 | 1 | 1 | | 1 | 1 | 0 | 0 | | | 1 | 1 | 1 | "x": Don't care ### Bit 6 **PPGSAMD**: PPGTA approach mode selection 0: S/W approach mode 1: H/W approach mode The PPGTON bit will be cleared to zero and the PPGTIMER counter will reload the PPGTMR1 register value if this bit changes from 0 to 1. ### Bit 5 **PPGSCD**: PPGTA approach bits selection 0: PPGTC[8:0] 1: PPGTD[8:0] This bit is only valid when PPGSAMD=0. ### Bit 4 **PPGADJF**: PPG register modification flag 0: PPG related registers can be changed 1: PPG related registers cannot be changed If this bit set to high, the contents of the PPGTA register, the PPGCNT[1:0] bits in the PPGATC1 register and the PPGSA[2:0] bits in the PPGATC1 register cannot be changed by software. ### Bit 3~2 **PPGTMMD1~PPGTMMD0**: PPG timer mode 00: PPGTA floating mode (t0~t1 interval) 01: PPGTA approach PPGTC mode (t1~t2 interval) 10: PPGTA approach PPGTD mode (t2~t3 interval) 11: PPGTA floating mode (t3~t0 interval) These bits are only valid when PPGSAMD=1. #### Bit 1 **PPGACF**: PPGTA approach PPGTC operation complete flag 0: PPGTA approach PPGTC operation has not completed 1: PPGTA approach PPGTC operation is completed This bit can be cleared to zero by software, but it cannot be set high by the software. If this bit is high, it also can be automatically cleared to zero by the hardware when PPGSAMD=0 and PPGSAEN bit changes from 0 to 1; or if PPGSAMD=1 and PPGHTMD=0, the OVPINT trigger occurs; or if PPGSAMD=1 and PPGHTMD=0 when the PPGTON bit changes from 0 to 1. # Bit 0 **PPGADF**: PPGTA approach PPGTD completed operation complete flag 0: PPGTA approach PPGTD operation has not completed 1: PPGTA approach PPGTD operation is completed This bit can be cleared to zero by software, but it cannot be set high by software. If this bit is high, it can be also automatically cleared to zero by a hardware when PPGSAMD=0 and PPGSAEN bit changes from 0 to 1; or if PPGSAMD=1 and PPGHTMD=0, when an OVPINT trigger occurs; or if PPGSAMD=1 and PPGHTMD=0, the PPGTON bit changes from 0 to 1. ### • PPGATC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---|---|---------|---------|--------|--------|--------| | Name | PPGHTMD | _ | _ | PPGCNT1 | PPGCNT0 | PPGSA2 | PPGSA1 | PPGSA0 | | R/W | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | 0 | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7 **PPGHTMD**: PPGTIMER counter trigger source selection in the H/W approach mode 0: OVPINT 1: PPGTON $(0\rightarrow 1)$ Bit 6~5 Unimplemented, read as "0" Bit 4~3 **PPGCNT1~PPGCNT0**: PPG trigger times selection (Variable: M) 00: 1 01:2 10: 3 11:4 Bit 2~0 **PPGSA2~PPGSA0**: PPGTA approach value selection (Variable: N) $000: \pm 1$ $001: \pm 2$ 010: $\pm 3$ 011: ±4 100: ±5 $100. \pm 5$ $101: \pm 6$ 110: $\pm 7$ $111:\pm 8$ ### • PPGATC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-----------|-----------|-----------|----------|----------|---------|---------| | Name | _ | PPGTIMES2 | PPGTIMES1 | PPGTIMES0 | PPGACNT1 | PPGACNT0 | PPGASA1 | PPGASA0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6~4 **PPGTIMES2~PPGTIMES0**: Approach times selection – change M and N times selection 000: 1 001:2 010:3 011:4 100: 5 101: 6 110: 7 111:8 Bit 3~2 **PPGACNT1~PPGACNT0**: PPG trigger time to change the M value selection 00: Unchange 01: Unchange 10: +1 11: -1 Note: 1. When the PPGCNT[1:0] bits increase or decrease to a maximum value of 11 or a minimum value of 00, the PPGCNT[1:0] bits are fixed to a maximum value of 11 or a minimum value of 00. 2. In the H/W approach mode, when PPGACNT[1:0]=10, it increases by 1 in the t1~t2 interval and decreases by 1 in the t2~t3 interval. When PPGACNT[1:0]=11, it is decreased by 1 in the t1~t2 interval and increased by 1 in the t2~t3 interval. Bit 1~0 PPGASA1~PPGASA0: PPGTA approach value change selection – change N value 00: Unchange 01: Unchange 10: +1 11: -1 Note: 1. When the PPGSA[2:0] bits increase or decrease to a maximum value of 111 or a minimum value of 000, the PPGSA[2:0] bits are fixed to a maximum value of 111 or a minimum value of 000. 2. In the H/W approach mode, when PPGASA[1:0]=10, it increases by 1 in the t1~t2 interval and decreases by 1 in the t2~t3 interval. When PPGASA[1:0]=11, it is decreased by 1 in the t1~t2 interval and increased by 1 in the t2~t3 interval. # • PPGTMC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|--------|---|----------|----------| | Name | _ | _ | _ | PPGTON | PPGTEG | _ | PPGTPSC1 | PPGTPSC0 | | R/W | _ | _ | _ | R/W | R/W | _ | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | _ | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4 **PPGTON**: PPGTIMER counter enable 0: Disable 1: Enable Writing PPGTON is invalid when PPGSAMD=1 and PPGHTMD=0. Bit 3 **PPGTEG**: OVPINT trigger PPGTIMER edge type selection 0: Rising edge 1: Falling edge Bit 2 Unimplemented, read as "0" Bit 1~0 **PPGTPSC1~PPGTPSC0**: PPGTIMER counter prescaler rate selection 00: f<sub>H</sub>/128 01: f<sub>H</sub>/256 10: f<sub>H</sub>/512 11: f<sub>H</sub>/1024 # • PPGTMRn Register (n=1~3) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **D7\simD0**: The PPGTIMER counter pre-load register Tn bit $7\sim$ bit 0 ## PPGTMRD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: The PPGTIMER counter register bit $7 \sim$ bit 0 ## Writing Data to PPGTA~PPGTD Register Description When writing data to PPGTA[8:0]/PPGTB[8:0]/PPGTC[8:0] bits, users need to write the high byte first after which the low byte can be written. This means that the PPGTA8/PPGTB8/PPGTC8/PPGTD8 bit in the PPGTEX register must be written first, after which the PPGTA[7:0]/PPGTB[7:0]/PPGTC[7:0]/PPGTD[7:0] bits in the corresponding register can be written. The register contents do not take effect until the low byte has been written. If the value of the PPGTEX register is updated, and data written to the PPGTA register only, the PPGTB8, PPGTC8 and PPGTD8 bits in the PPGTEX register will not be updated. When reading the PPGTEX register, only the PPGTA8 bit will have the updated value, the PPGTB8, PPGTC8 and PPGTD8 bits will retain their previously written values. ## Non-retriggered Function The PPG unit has non-retriggered function to inhibit further PPG triggers. The PPG will be non-triggered by one of following conditions: - · PPG is active - During the non-retriggered period which starts counting once the PPG has stopped. Only available when used with mode 0 of the Timer/Event counter 1, the non-trigger period is determined by the Timer/Event counter 1 which will start to count when the PPG output active to inactive transition occurs. Note: 1. If T1ON=1, when the INH signal is high, the PPG non-retriggered mode will be enabled to inhibit further PPG triggers until the counter overflow or the T1ON bit is cleared to zero, the INH signal will be low, the PPG can be triggered again and the signal can be output normally. 2. During the non-retriggered period, the PPG module cannot be triggered by the INT00 trigger signal, but the PPG module can be triggered by the software control bit PST. ### **Pulse Width Limit Function** The PPG unit has a pulse width limit function to stop the PPG output. The PPG output will be stopped once the pulse width has reached the limit. This function is implemented by a pulse width limit timer which starts counting once the PPG is triggered and stops once it overflows or then the PPG is stopped. The pulse width limit is $(256\text{-PWLT})/(f_{\text{PPG}}/2)$ , where PWLT is the value in the pulse width limit timer register, PWLT. Note that the pulse width limit timer may have an error of about $f_{\text{PPG}}/2$ . To reload the pulse width limit function: - · Pulse width limit timer overflow - · PPG is trigger ## **PPG Output Signal Description** To control the PPG pulse starting delay $\leq 0.5 \times (1/f_{PPG})$ when start synchronised with clock is selected, the $f_{PPG}$ clock rising edge or falling edge triggers the PPG, varies with next coming clock transition once the PPG starts. After the PPG starts, the PPG output becomes active and begins to count as soon as first transition the falling or rising of system clock arrives. After the first trigger has completed, the following clock edge trigger type is determined by the first one. For example, once the PPG starts and the following clock transition is a falling edge, the PPG will be triggered by a falling edge until the PPG stops and vice versa. Example 1: Since the first trigger type is a falling edge after the PPG starts, the PPG timer is triggered by a falling edge until the PPG stops. Example 2: Since the first trigger type is a rising edge after the PPG starts, the PPG timer is triggered by a rising edge until the PPG stops. # To Stop the PPG Function Any action causing the PPG to stop, such as a PPG timer overflow, a C2VOD or C3VOD falling edge (PSPEN=1), a software stop (PST=1 $\rightarrow$ 0) or reaching the pulse limit will generate the following actions: - · PPG timer will be reloaded - · PST bit is cleared to zero - · PPG will be inactive #### To Start the PPG Operation - Set the PPG output status using the PPGPC register - Determine if the PPG timer start counting is synchronised with the PPG clock $f_{PPG}$ or not - Set the PPG input mode using the PRSEN and PSPEN bits in the PPGC register - Set the PPG output pulse width by writing data to the PPGTA, PPGTB and PPGTEX registers - Determine whether to use the C1VOD falling edge to enable the reload function from preload register B or not by setting the C1RLEN bit in the PPGC0 register. - Determine whether to use the non-retriggered period function or not using mode 0 of Timer/Event Counter 1 - Set the pulse width limit timer for the pulse width limit function using the PWLT register. When the PPG input is triggered by an INT00 falling edge or triggered by a software bit, PST, being set to "1", the PPG will start counting from the current values of the preload register. If a PPG timer overflow occurs, a pulse width limit condition occurs, the PPG input is trigged by a software bit, PST, being cleared to zero or the PPG input is triggered by a C2VOD/C3VOD falling edge, the PPG will stop counting. ## **Inverting Voltage Protection Function** There are two methods to implement inverting voltage protection. The first is to change the PPG output from PPGTA to PPGTB, the other is to reduce the output width PPGTA value at an interval. Using these methods is summarised as follows. - Change the PPG output from PPGTA to PPGTB: Set the C1RLEN bit in the PPGC0 register to "1". An inverting voltage situation will occur when the C1VOD changes from high to low, it will generate a trigger signal falling edge and the PPG output signal will be changed from the original PPGTA to PPGTB. - 2. Reduce the PPG output width: Set the C1RLEN bit in the PPGC0 register to "0" and setup the DVS and the PPGDEC[3:0] bits in the PPGC2 register. An inverting voltage situation will occur when the C1VOD=0, the PPGTA will increase by a specific value every 64/f<sub>SYS</sub>, the value depends on the PPGDEC[3:0] bits. Thus the PPG width will decrease. The inverting voltage protection truth table is as follows: | PPG<br>Operation<br>Mode | C1VOD<br>Signal | C1RLEN | PPGDEC<br>[3:0] | RLBF | Description | |--------------------------|-----------------|--------|-----------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ↓/0 | 0 | 0000 | 0 | The PPGTA[8:0] value does not update automatically. The PPG width is determined by the PPGTA[8:0] bits. It is not recommended to use this mode. | | 1 | ↓/0 | 0 | 0001~<br>1111 | 0 | The PPGTA[8:0] bit value will be incremented by a specific value every 64/f <sub>SYS</sub> , the value depends on the PPGDEC[3:0] bits. The PPG width is determined by the PPGTA[8:0] bits. | | 2 | ↓/0 | 1 | 0000 | 1 (by<br>hardware) | The PPGTA[8:0] value does not update automatically. The PPG width is determined by the PPGTB[8:0] bits. | | 3 | ↓/0 | 1 | 0001~<br>1111 | 1 (by<br>hardware) | The PPGTA[8:0] bit value will be incremented by a specific value every $64/f_{\text{SYS}}$ , the value depends on the PPGDEC[3:0] bits. The PPG width is determined by the PPGTB[8:0] bits. | # **PPGTA Approach Function** The PPGTA approach function can only operate when C1VOD=1, that is, no reverse voltage occurs. When the PPG is operating in the approach mode, the PPG will immediately operate in the PPG reverse voltage protection mode once C1VOD=0. The PPG approach mode has both software control and hardware control. The differences and setup steps are described below. # S/W Approach Mode - PPGSAMD=1 Users can select when to start the PPGTA approach function, PPGTA approach PPGTC or PPGTD. When PPGSAEN=1, the PPGADJF bit will also be set to high by the hardware. At this time, the PPGTA register, the PPGCNT[1:0] in the PPGATC1 register and the PPGSA[2:0] bits in the PPGATC1 register must not be changed by software, the PPGACF and PPGADF bits can also be cleared to zero by hardware until PPGTA=PPGTC/PPGTD, and their corresponding flags will be set high. In the S/W approach mode, the PPGTIMER counter operates in the general timer mode and the counting value is loaded by PPGTMR1 register. When PPGTON=1, the PPGTIMER counter counts from the PPGTMR1 register, if the counter overflow will trigger the PPGTMINT signal. The following summarises the individual steps that should be executed in order to implement a PPGTA approach process in the S/W approach mode. - Step 1 - Write the initial value to the PPGTA[8:0] and PPGTD[8:0] bits. Note that the high byte needs to written first after which the low byte can be written to ensure the PPGTA[8:0] and PPGTD[8:0] bits will be correctly written. - Step 2 Set the PPG trigger times and the approach value by configuring the PPGATC1 register. - Step 3 Select adjusting the PPG trigger times and approach value after several approached times by setting the PPGTIMES[2:0] bits in PPGATC2 register. - Step 4 Select how to change the PPG trigger times by setting the PPGACNT[1:0] bits in the PPGATC2 register. - Step 5 How to change the approach value by setting the PPGASA[1:0] bits in PPGATC2 register. - Step 6 Clear the PPGSAMD bit in the PPGATC0 register to zero. - Step 7 Select the PPGTA approach registers by setting the PPGSCD bit in the PPGATC0 register. - Step 8 Setup other PPG related registers. Refer to the PPG Registers for details. - Step 9 Set the PPGSAEN bit in the PPGATC0 register to 1. - Step 10 Read the PPGACF and PPGADF bits to determine whether PPGTA is equal to PPGTC or PPGTD. # H/W Approach Mode - PPGSAMD=1 In the H/W approach mode, how the PPGTA changes depends on the PPGTIMER timing interval. The PPGTIMER counter has two trigger signals which are selected by the PPGHTMD bit. the PPGTIMER counter will be started if an active OVPINT edge trigger source is occurred or the PPGTON bit changes from 0 to 1 by software. The PPG will excute different actions in four time intervals. The t0~t1 interval is when the PPGTIMER counter counts from the PPGTMR1 value to the timer overflow. The PPG will output the same pulse width, that is, the PPGTA[8:0] bits values are fixed and will not automatically adjust. The t1~t2 interval is when the PPGTIMER counter counts from the PPGTMR2 value to the timer overflow, the PPGTA will approach PPGTC according to the PPGCNT[1:0] and PPGSA[2:0] bits value. If the approach time is reached, which is setup by the PPGTIMES[2:0], the PPGCNT[1:0] and PPGSA[2:0] bits will change according to the PPGACNT[1:0] and PPGASA[1:0] bits. The PPGTA value will remain unchanged until PPGTA is equal to PPGTC or the timer overflows. The t2~t3 interval is when the PPG timer counts from the PPGTMR3 value to the timer overflows, PPGTA will approach PPGTD according to the PPGCNT[1:0] and PPGSA[2:0] bits. If the approach time is reached, which is setup by the PPGTIMES[2:0], the PPGCNT[1:0] and PPGSA[2:0] bits will change according to the PPGACNT[1:0] and PPGASA[1:0] settings. The PPGTA value will remain unchanged until PPGTA is equal to PPGTD or the timer overflows. The t3~t0 interval is when the PPG timer disabled, where the PPG related parameters can be change by software. Note that before t1 occurs, the PPG related registers must be setup. Otherwise, the PPGTA[8:0], PPGCNT[1:0] and PPGSA[2:0] bits cannot be changed in the t1~t2 interval. These bits cannot be changed until t3 occurs. In the t1~t2 interval, when PPGTA is equal to PPGTC, the PPGACF bit will be set to 1 by the hardware. Note that the PPGACF bit can be cleared by the software, but it cannot set high by the software. When PPGACF=1, the software does not clear this bit to zero, it also can be automatically clear to zero by the hardware when the next OVPINT falling edge or PPGTON bit changes from 0 to 1 occurs. In the t2~t3 interval, when PPGTA is equal to PPGTD, the PPGADF bit will be set to 1 by the hardware. Note that the PPGADF bit can be cleared by the software, but it cannot set high by the software. When PPGADF=1, the software does not clear this bit, it also can be automatically clear to zero by the hardware when the next OVPINT falling edge occurs or when the PPGTON changes from 0 to 1. In the H/W approach mode, if users want to stop the related function, the PPG can be changed to the S/W approach mode by clearing the PPGSAMD bit to zero. | C1VOD<br>Signal | PPGSAMD | PPGSAEN | PPGSCD | PPGTMMD<br>[1:0] | Description | |-----------------|---------|--------------------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 0 | 0 | х | Х | The PPGTA[8:0] value does not update automatically. | | 1 | 0 | 1 | 0 | х | The PPGTA[8:0] approaches the PPGTC[8:0] times according to the PPGCNT[1:0] bits, the approach value is determined by the PPGSA[2:0] bits. | | 1 | 0 | 1 | 1 | х | The PPGTA[8:0] approache the PPGTD[8:0] times according to the PPGCNT[1:0] bits, the approach value is determined by the PPGSA[2:0] bits. | | 1 | 1 | 0 | Х | 00B | The PPGTA[8:0] value does not update automatically. | | 1 | 1 | 1 (by<br>hardware) | х | 01B | The PPGTA[8:0] approache the PPGTC[8:0] times according to the PPGCNT[1:0] bits, the approach value is determined by the PPGSA[2:0] bits. | | 1 | 1 | 1 (by<br>hardware) | х | 10B | The PPGTA[8:0] approache the PPGTD[8:0] times according to the PPGCNT[1:0] bits, the approach value is determined by the PPGSA[2:0] bits. | | 1 | 1 | 0 | Х | 11B | The PPGTA[8:0] value does not update automatically. | "x": Don't care The following summarises the individual steps that should be executed in order to implement a PPGTA approaching process in the H/W approach mode. - Step 1 - Write the initial value to the PPGTA[8:0] and PPGTD[8:0] bits. Note that the high byte needs to be written first after which the low byte can be written to ensure the PPGTA[8:0] and PPGTD[8:0] bits will be correctly written. - Step 2 Set the PPG trigger times and the approach value by configuring the PPGACNT[1:0] and PPGASA[2:0] bits in the PPGATC1 register. - Step 3 Select the hardware trigger source by setting the PPGHTMD bit in the PPGATC1 register. - Step 4 Select adjusting the PPG trigger times and the approach value after several times by setting the PPGTIMES[2:0] bits in the PPGATC2 register. - Step 5 Select the PPG trigger times by setting the PPGACNT[1:0] bits in the PPGATC2 register. - Step 6 Select the approach value by setting the PPGASA[1:0] bits in the PPGATC2 register. - Step 7 Set the PPGTM1, PPGTM2 and PPGTM3 counter values. - Step 8 Select the polarity of the OVPINT trigger source in the hardware proximity function by setting the PPGTEG bit in the PPGTMC0 register. - Step 9 Select the timer clock source by setting the PPGTPSC bit in the PPGTMC0 register. - Step 10 Setup the other PPG related registers. Refter to the PPG Registers for details. - Step 11 Set the PPGSAMD bit in the PPGATC0 register to 1. Note that the PPGTON bit will be cleared to zero by the hardware. If the PPGHTMD bit is 0, once an active OVPINT edge trigger source is occurred will trigger a hardware action, it is important to ensure that other relevant settings are completed before setting this bit to avoid unpredictable errors. - Step 12 Determine whether PPGTA is equal to PPGTC/PPGTD by reading the PPGACF and PPGADF bits. - Step 13 Read the PPGTMMD[1:0] bits to determine the PPG timer current operating mode. #### Example - 1. PPGSAMD=1; PPGTEG=1; PPGTPSC0=1; PPGHTMD=0 - PPGCNT[1:0]=10B; PPGSA[2:0]=011B; this means that PPGTA increases by 4 for every 3 PPG triggers - 3. PPGTIMES[2:0]=001B; PPGACNT[1:0]=10B; PPGASA[1:0]=00B; this means that the PPG triggers times increases by one and the increased value remains for every 2 PPG triggers. Thus PPGTA increases by 4 for every 4 PPG triggers - 4. PPGTA=400; PPGTC=420; PPGTD=410 | Signals<br>/Bits | INT00 | OVPINT | PPGSAEN | PPGADJF | PPGTMMD<br>[1:0] | PPGTON | PPGTA<br>[8:0] | PPGTC<br>[8:0] | PPGTD<br>[8:0] | PPGACF | PPGADF | |------------------|--------------|--------|---------|---------|------------------|--------|----------------|----------------|----------------|--------|--------| | t0 | | 0/1/↑ | 0 | 0 | 11 | 0 | 400 | 420 | 410 | 0/1 | 0/1 | | t0~t1 | | ↓ | 0 | 0 | 00 | 1 | 400 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 400 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 400 | 420 | 410 | 0 | 0 | | | $\downarrow$ | 0 | 1 | 1 | 01 | 1 | 404 | 420 | 410 | 0 | 0 | | | $\downarrow$ | 0 | 1 | 1 | 01 | 1 | 404 | 420 | 410 | 0 | 0 | | | $\downarrow$ | 0 | 1 | 1 | 01 | 1 | 404 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 408 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 408 | 420 | 410 | 0 | 0 | | | $\downarrow$ | 0 | 1 | 1 | 01 | 1 | 408 | 420 | 410 | 0 | 0 | | | $\downarrow$ | 0 | 1 | 1 | 01 | 1 | 408 | 420 | 410 | 0 | 0 | | t1~t2 | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 412 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 412 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 412 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 412 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 416 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 416 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 416 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 416 | 420 | 410 | 0 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 420 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 01 | 1 | 420 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 420 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 420 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 420 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 416 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 416 | 420 | 410 | 1 | 0 | | t2~t3 | 1 | 0 | 1 | 1 | 10 | 1 | 416 | 420 | 410 | 1 | 0 | | 12~13 | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 416 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 412 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 412 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 412 | 420 | 410 | 1 | 0 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 410 | 420 | 410 | 1 | 1 | | | <b>1</b> | 0 | 1 | 1 | 10 | 1 | 410 | 420 | 410 | 1 | 1 | | | <b>1</b> | 0 | 0 | 0 | 11 | 0 | 400 | 440 | 490 | 1 | 1 | | t3~t0 | $\downarrow$ | 1 | 0 | 0 | 11 | 0 | 450 | 440 | 490 | 1 | 1 | | | $\downarrow$ | 1 | 0 | 0 | 11 | 0 | 100 | 440 | 490 | 1 | 1 | Note: 1. If the PPGTC/PPGTD is larger than PPGTA, the PPGTA increases to approach PPGTC/PPGTD. When the PPGTC/PPGTD minus PPGTA is less than PPGSA, the PPGTA will add the PPGSA value after PPG triggering. At this point the PPGTA value will be greater than PPGTC/PPGTD, the PPGTA is equal to PPGTC/PPGTD at the next PPGTA trigger. - 2. If the PPGTC/PPGTD is less than PPGTA, the PPGTA decreases to approach PPGTC/PPGTD. When the PPGTA minus the PPGTC/PPGTD is less than PPGSA, PPGTA decreases the PPGSA value after PPG triggering, at this point the PPGTC/PPGTD is larger than the PPGTA, the PPGTA is equal to PPGTC/PPGTD after the next PPG triggering. - 3. If PPGTA + PPGSA is larger than 511 or PPGTA PPGSA is less than 0, the extreme value 511 or 0 will be written to PPGTA directly. # **Comparators and Operational Amplifier** The induction cooker circuit has four integrated comparators and an operational amplifier. **Comparators and Operational Amplifier Block Diagram** Note: The CMPn interrupt is triggered by the CMPnINT falling edge. ( $n=1\sim3$ ) # **Comparators** There are four comparators which are used for the synchronous signal detection, inverting voltage protection, SUG voltage detection and over current detection. As the comparator inputs are pin share with I/Os, as well as configuring their respective function. ## **Comparator Registers** The overall operation of the internal comparators is controlled using a series of registers. | Register | | Bit | | | | | | | | | | | | |------------------|---------|--------|--------|--------|--------|--------|--------|--------|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | CMP0C | C0COFM | C0CRS | C0COF5 | C0COF4 | C0COF3 | C0COF2 | C0COF1 | C0COF0 | | | | | | | CMPnC<br>(n=1~3) | CnCMPOP | CnCOFM | CnCRS | CnCOF4 | CnCOF3 | CnCOF2 | CnCOF1 | CnCOF0 | | | | | | | Register | | Bit | | | | | | | | | | | | | |----------|---------|---------|---------|---------|---------|---------|---------|---------|--|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | CMPVREF0 | _ | CVREF22 | CVREF21 | CVREF20 | _ | CVREF12 | CVREF11 | CVREF10 | | | | | | | | CMPVREF1 | _ | CVREF42 | CVREF41 | CVREF40 | _ | CVREF32 | CVREF31 | CVREF30 | | | | | | | | CMPCTL0 | C3VOINV | C2VOINV | _ | INTINV | C3EN | C2EN | C1EN | C0EN | | | | | | | | CMPCTL1 | C0CMPOP | C3CTL0 | C2CTL1 | C2CTL0 | _ | C1CTL | _ | C3CTL1 | | | | | | | | CMPDBC0 | _ | _ | C0DBC5 | C0DBC4 | C0DBC3 | C0DBC2 | C0DBC1 | C0DBC0 | | | | | | | | CMPDBC1 | C3DBEN | C2DBEN | C1DBEN | _ | _ | _ | _ | _ | | | | | | | | CMPHYS | _ | _ | _ | _ | C3HYSON | C2HYSON | C1HYSON | C0HYSON | | | | | | | ### **Comparator Register List** ### • CMP0C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|-------|--------|--------|--------|--------|--------|--------| | Name | C0COFM | C0CRS | C0COF5 | C0COF4 | C0COF3 | C0COF2 | C0COF1 | C0COF0 | | R/W | POR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bit 7 **C0COFM**: Comparator 0 input offset voltage calibration mode and comparator mode selection 0: Comparator mode 1: Input offset voltage calibration mode Bit 6 C0CRS: Comparator 0 input offset voltage calibration reference selection bit 0: Select internal 0V as the reference input 1: Select positive input as the reference input Bit 5~0 **C0COF5~C0COF0**: Comparator 0 input offset voltage calibration control bits #### CMPnC Register (n=1~3) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|-------|--------|--------|--------|--------|--------| | Name | CnCMPOP | CnCOFM | CnCRS | CnCOF4 | CnCOF3 | CnCOF2 | CnCOF1 | CnCOF0 | | R/W | R | R/W | POR | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bit 7 **CnCMPOP**: Comparator n digital output 0: Positive input voltage < negative input voltage 1: Positive input voltage > negative input voltage Bit 6 CnCOFM: Comparator n input offset voltage calibration mode and comparator mode selection 0: Comparator mode 1: Input offset voltage calibration mode Bit 5 CnCRS: Comparator n input offset voltage calibration reference selection bit 0: Select comparator negative input as the reference input 1: Select comparator positive input as the reference input Bit 4~0 CnCOF4~CnCOF0: Comparator n input offset voltage calibration control bits ### CMPVREF0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---------|---------|---------|---|---------|---------|---------| | Name | _ | CVREF22 | CVREF21 | CVREF20 | _ | CVREF12 | CVREF11 | CVREF10 | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6~4 CVREF22~CVREF20: Internal reference voltage V<sub>R2</sub> for comparator 2 selection 000: 0.600V<sub>DD</sub> 001: 0.625V<sub>DD</sub> 010: 0.650V<sub>DD</sub> 011: 0.675V<sub>DD</sub> 100: 0.700V<sub>DD</sub> 101: 0.725V<sub>DD</sub> 110: 0.750V<sub>DD</sub> 111: 0.775V<sub>DD</sub> Bit 3 Unimplemented, read as "0" Bit 2~0 CVREF12~CVREF10: Internal reference voltage V<sub>R1</sub> for comparator 1 selection $\begin{array}{c} 000:\ 0.600 V_{DD} \\ 001:\ 0.625 V_{DD} \\ 010:\ 0.650 V_{DD} \\ 011:\ 0.675 V_{DD} \\ 100:\ 0.700 V_{DD} \\ 101:\ 0.725 V_{DD} \\ 110:\ 0.750 V_{DD} \\ 111:\ 0.775 V_{DD} \end{array}$ ### CMPVREF1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---------|---------|---------|---|---------|---------|---------| | Name | _ | CVREF42 | CVREF41 | CVREF40 | _ | CVREF32 | CVREF31 | CVREF30 | | R/W | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6~4 CVREF42~CVREF40: Internal reference voltage V<sub>R4</sub> for comparator 3 selection $\begin{array}{l} 000:\ 0.600 V_{DD} \\ 001:\ 0.625 V_{DD} \\ 010:\ 0.650 V_{DD} \\ 011:\ 0.675 V_{DD} \\ 100:\ 0.700 V_{DD} \\ 101:\ 0.725 V_{DD} \\ 110:\ 0.750 V_{DD} \\ 111:\ 0.775 V_{DD} \end{array}$ Bit 3 Unimplemented, read as "0" Bit 2~0 CVREF32~CVREF30: Internal reference voltage V<sub>R3</sub> for comparator 2 selection $\begin{array}{c} 000:\ 0.075V_{DD} \\ 001:\ 0.100V_{DD} \\ 010:\ 0.125V_{DD} \\ 011:\ 0.150V_{DD} \\ 100:\ 0.175V_{DD} \\ 101:\ 0.200V_{DD} \\ 110:\ 0.225V_{DD} \\ 111:\ 0.250V_{DD} \end{array}$ # • CMPCTL0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---|--------|------|------|------|------| | Name | C3VOINV | C2VOINV | _ | INTINV | C3EN | C2EN | C1EN | C0EN | | R/W | R/W | R/W | _ | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | Bit 7 **C3VOINV**: Inverting control of the comparator 3 output signal 0: Non-invert 1: Invert Bit 6 C2VOINV: Inverting control of the comparator 2 output signal 0: Non-invert 1: Invert Bit 5 Unimplemented, read as "0" Bit 4 INTINV: Inverting control of the debounced external interrupt input signal 0: Non-invert 1: Invert Bit 3 **C3EN**: CMP3 enable control bit 0: Disable 1: Enable If this bit is cleared to "0", the CMP3 is disabled and no power will be consumed. If this bit is set to "1", the CMP3 is powered. Bit 2 C2EN: CMP2 enable control bit 0: Disable 1: Enable If this bit is cleared to "0", the CMP2 is disabled and no power will be consumed. If this bit is set to "1", the CMP2 is powered. Bit 1 C1EN: CMP1 enable control bit 0: Disable 1: Enable If this bit is cleared to "0", the CMP1 is disabled and no power will be consumed. If this bit is set to "1", the CMP1 is powered. Bit 0 **C0EN**: CMP0 enable control bit 0: Disable 1: Enable If this bit is set to "0", the CMP0 is disabled and no power will be consumed. If this bit is set to "1", the CMP0 is powered. #### CMPCTL1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|--------|--------|---|-------|---|--------| | Name | C0CMPOP | C3CTL0 | C2CTL1 | C2CTL0 | _ | C1CTL | _ | C3CTL1 | | R/W | R | R/W | R/W | R/W | _ | R/W | _ | R/W | | POR | 0 | 0 | 0 | 0 | _ | 0 | | 0 | Bit 7 **C0CMPOP**: Comparator 0 digital output 0: Positive input voltage < negative input voltage 1: Positive input voltage > negative input voltage Bit 0, 6 C3CTL1~C3CTL0: CMP3 inverting input pin selection C3CTL[1:0]= 00: CP0P 01: OPOUT 10/11: CP1N Bit 5~4 C2CTL1~C2CTL0: CMP2 input selection 00: Select $V_{R3}$ as negative input and CP2P as positive input 01: Select CP2N as negative input and $V_{R2}$ as positive input 10/11: Reserved Bit 3 Unimplemented, read as "0" Bit 2 C1CTL: CMP1 inverting input pin selection 0: CP0P 1: CP1N Bit 1 Unimplemented, read as "0" ### • CMPDBC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|--------|--------|--------|--------| | Name | _ | _ | C0DBC5 | C0DBC4 | C0DBC3 | C0DBC2 | C0DBC1 | C0DBC0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **C0DBC5~C0DBC0**: External interrupt input debounce time selection (f<sub>PPGDCK</sub>=8MHz) 000000: No debounce 000001: $0\sim1/f_{PPGDCK}$ , about $0.125\mu s$ 000010: $1/f_{PPGDCK}\sim2/f_{PPGDCK}$ , about $0.25\mu s$ . 101111: 46/f<sub>PPGDCK</sub>~47/f<sub>PPGDCK</sub>, about 5.875µs 110000~111111: 47/f<sub>PPGDCK</sub>~48/f<sub>PPGDCK</sub>, about 6µs Ensure that C0VO signal is low if INTS=1 or PPGIN signal is low if INTS=0 during executing the debounce time setting, otherwise the INT0 signal will be generated. When CMP0 disable or CMP0 enable and positive signal<negative signal, the C0VO signal will be low. # • CMPDBC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|---|---|---|---|---| | Name | C3DBEN | C2DBEN | C1DBEN | _ | _ | _ | _ | _ | | R/W | R/W | R/W | R/W | _ | _ | _ | _ | _ | | POR | 0 | 0 | 0 | _ | _ | _ | _ | _ | Bit 7 **C3DBEN**: Comparator 3 debounce enable control bit 0: Disable 1: Enable $f_{PPGDCK}$ =8MHz, $3/f_{PPGDCK}$ ~4/ $f_{PPGDCK}$ , about $0.5\mu s$ Ensure that C3VO signal is low during executing the debounce time setting, otherwise the CMP3INT signal will be generated. When CMP3 disable or CMP3 enable and positive signal<a href="mailto:cnegative-signal">cnegative-signal</a>, the C3VO signal will be low. Bit 6 **C2DBEN**: Comparator 2 debounce enable control bit 0: Disable 1: Enable f<sub>PPGDCK</sub>=8MHz, 3/f<sub>PPGDCK</sub>~4/f<sub>PPGDCK</sub>, about 0.5μs Ensure that C2VO signal is low during executing the debounce time setting, otherwise the CMP2INT signal will be generated. When CMP2 disable or CMP2 enable and positive signal<negative signal , the C2VO signal will be low. Bit 5 C1DBEN: Comparator 1 debounce enable control bit 0: Disable 1: Enable Note: $f_{PPGDCK}$ =8MHz, $3/f_{PPGDCK}$ ~4/ $f_{PPGDCK}$ , about $0.5\mu s$ Ensure that C1VO signal is low during executing the debounce time setting, otherwise the CMP1INT signal will be generated. When CMP1 disable or CMP1 enable and positive signal<a href="mailto:regative signal">regative signal</a>, the C1VO signal will be low. Bit 4~0 Unimplemented, read as "0" ### CMPHYS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---------|---------|---------|---------| | Name | _ | _ | _ | _ | C3HYSON | C2HYSON | C1HYSON | C0HYSON | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3 C3HYSON: Comparator 3 hysteresis enable control bit 0: Disable 1: Enable Bit 2 **C2HYSON**: Comparator 2 hysteresis enable control bit 0: Disable 1: Enable Bit 1 C1HYSON: Comparator 1 hysteresis enable control bit 0: Disable 1: Enable Bit 0 **COHYSON**: Comparator 0 hysteresis enable control bit 0: Disable 1: Enable ### Comparator n Offset Calibration Function (n=0~3, if n=0, m=5 ; if n=1~3, m=4) The comparators include an input offset calibration function. The calibrated data is stored in CnCOF[m:0] bits. CnCOFM is the calibration mode control bit and CnCRS is used to indicate the input reference voltage source in the calibration mode. CnEN is used to enable or disable the comparator. # **Comparator n Offset Calibration Procedure** For comparator n input offset calibration, the procedure is summarised as follows. Note that the hysteresis voltage should be disabled by setting CnHYSON=0 before implementing the comparator n offset calibration. • Step 1 Set CnEN=1, CnCOFM=1 and CnCRS=1, the comparator n is in the offset calibration mode. To make sure $V_{CS}$ as minimize as possible after calibration, the input reference voltage in the calibration should be the same as the input DC operating voltage during normal mode operation. - Step 2 Set CnCOF[m:0]=000000 or 00000 and then read the CnCMPOP bit after a certain delay. - Step 3 Increase the CnCOF[m:0] value by 1 and then read the CnCMPOP bit after a certain delay. If the CnCMPOP bit state has not changed, then repeat Step 3 until the CnCMPOP bit state changes. If the CnCMPOP bit state has changed, record the CnCOF[m:0] value as V<sub>CS1</sub> and then go to Step 4. - Step 4 Set CnCOF[m:0]=111111 or 11111 and then read the CnCMPOP bit after a certain delay. - Step 5 Decrease the CnCOF[m:0] value by 1 and then read the CnCMPOP bit after a certain delay. If the CnCMPOP bit state has not changed, then repeat Step 5 until the CnCMPOP bit state changes. If the CnCMPOP bit state has changed, record the CnCOF[m:0] value as V<sub>CS2</sub> and then go to - Step 6. Restore the Comparator input offset calibration value $V_{CS}$ into the CnCOF[m:0] bits. The offset Calibration procedure has now completed. When $V_{CS}=(V_{CS1}+V_{CS2})/2$ . If $(V_{CS1}+V_{CS2})/2$ is not an integral, discard the decimal. # **Operational Amplifier** The device includes an integrated operational amplifier which is used to amplify small analog input signals. OPINP is the OPAMP non-inverting input and OPINN is the OPAMP inverting input. OPOUT and OPROUT are the OPAMP analog voltage output pins. OPEN is used to enable or disable OPAMP. As the OPAMP inputs are pin-shared with I/Os, as well as selecting their respective function. #### **Operational Amplifier Registers** The overall function is controlled by three registers. | Register | | | | В | it | | | | |----------|------|------|------|------|------|------|------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OPC | OPO | OPEN | _ | _ | OPG1 | OPG0 | _ | _ | | OPVOS | OOFM | ORSP | OOF5 | OOF4 | OOF3 | OOF2 | OOF1 | OOF0 | | OPS | _ | _ | _ | OPS4 | OPS3 | OPS2 | OPS1 | OPS0 | ### **Operational Amplifier Register List** ## OPC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|---|---|------|------|---|---| | Name | OPO | OPEN | _ | _ | OPG1 | OPG0 | _ | _ | | R/W | R | R/W | _ | _ | R/W | R/W | _ | _ | | POR | 0 | 0 | _ | _ | 0 | 0 | _ | _ | Bit 7 **OPO**: OPAMP digital output for input offset voltage calibration mode 0: Positive input voltage < negative input voltage 1: Positive input voltage > negative input voltage Bit 6 **OPEN**: OPAMP enable or disable selection bit 0: Disable 1: Enable Bit 5~4 Unimplemented, read as "0" Bit 3~2 **OPG1~OPG0**: R2/R1 ratio selection 00: R2/R1=20 01: R2/R1=30 10: R2/R1=40 11: R2/R1=60 Note that the internal R1 and R2 resistors should be used when the gain is determined by these bits. This means the OPINN pin should be selected and the SW switch should be on. Otherwise, the gain accuracy will not be guaranteed. (R2=OPAR1; R1=OPAR3) Bit 1~0 Unimplemented, read as "0" #### OPVOS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | OOFM | ORSP | OOF5 | OOF4 | OOF3 | OOF2 | OOF1 | OOF0 | | R/W | POR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bit 7 **OOFM**: OPAMP normal operation or input offset voltage calibration mode selection 0: Normal operation mode1: Offset calibration mode Bit 6 **ORSP**: OPAMP input offset voltage calibration reference selection 0: Select inverting input as the reference input 1: Select non-inverting input as the reference input Bit 5~0 **OOF5~OOF0**: OPAMP input offset voltage calibration control bits #### OPS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|------|------|------|------|------| | Name | _ | _ | _ | OPS4 | OPS3 | OPS2 | OPS1 | OPS0 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Bit 7~5 Unimplemented, read as "0" Bit 4 **OPS4**: OPAMP switch SW4 on/off control 0: Off 1: On Bit 3 **OPS3**: OPAMP switch SW3 on/off control 0: Off 1: On Bit 2 **OPS2**: OPAMP switch SW2 on/off control 0: Off 1: On Bit 1 **OPS1**: OPAMP switch SW1 on/off control 0: Off 1: On Bit 0 **OPS0**: OPAMP switch SW0 on/off control 0: Off 1: On #### **OPAMP Offset Calibration Function** There is an OPAMP input offset calibration function. Here the calibrated data is stored in the OOF[5:0] bits. OOFM is calibration mode control bit and ORSP is used to indicate whether the input reference voltage comes from non-inverting or inverting input in the calibration mode. The OPAMP digital output flag is OPO, which is used for the OPAMP calibration mode. #### **OPAMP Offset Calibration Procedure** For operational amplifier input offset calibration, the procedures are summarised in the following steps: • Step 1 Set OOFM=1 and ORSP=1, the OPAMP is now in the offset calibration mode. To make sure Vos as minimize as possible after calibration, the input reference voltage in calibration should be the same as the input DC operating voltage in normal mode operation. • Step 2 Set OOF[5:0]=000000 and then read the OPO bit after a certain delay. • Step 3 Increase the OOF[5:0] value by 1 and then read the OPO bit after a certain delay. If the OPO bit state has not changed, then repeat Step 3 until the OPO bit state changes. If the OPO bit state has changed, record the OOF[5:0] value as V<sub>OS1</sub> and then go to Step 4. Step 4 Set OOF[5:0]=111111 and then read the OPO bit after a certain delay. • Step 5 Decrease the OOF[5:0] value by 1 and then read the OPO bit after a certain delay. If the OPO bit state has not changed, then repeat Step 5 until the OPO bit state changes. If the OPO bit state has changed, record the OOF[5:0] value as V<sub>OS2</sub> and then go to Step 6. • Step 6 Restore the Operational Amplifier input offset calibration value $V_{os}$ into the OOF[5:0] bits. The offset calibration procedure has now completed. When $V_{OS}=(V_{OS1}+V_{OS2})/2$ . If $(V_{OS1}+V_{OS2})/2$ is not an integral, discard the decimal. # Over Voltage Protection - OVP The device includes an over voltage protection circuit, abbreviated as OVP, which provides protection mechanisms or generate output signals for zero crossing detection applications. To prevent the operating voltage from exceeding a specific level, the voltage on the OVP input is compared with a reference voltage generated by an 8-bit D/A converter. When a preset over voltage event occurs, the OVP output will be reversed. **Over Voltage Protection Circuit** - Note: 1. If the input source is supplied on OVPI1 pin, as the OVPI1 pin is pin-shared with I/O or other pin functions, before turning on the OVP function, make sure the OVPI1 pin function is selected using the corresponding Pin-shared Function Selection Registers. - 2. The OVPI0 input sources from the CP1N pin. - 3. The on/off control for the switches S0, S1 and S2 is summarised below. | OVPCOFM | OVPCRS | S0 | S1 | S2 | |---------|--------|-----|-----|-----| | 0 | Х | ON | ON | OFF | | 1 | 0 | OFF | ON | ON | | 1 | 1 | ON | OFF | ON | "x": Don't care 4. The OVP interrupt is triggered by the OVPO rising edge. (OVPSPOL = 0) #### **Over Voltage Protection Operation** The source voltage is supplied on the OVPI0 or OVPI1 line and then connected to a non-invert input of the comparator. A D/A converter is used to generate a reference voltage. The comparator compares the reference voltage with the input voltage to produce the OVPCOUT signal. ### **Over Voltage Protection Control Registers** The overall operation of the over voltage protection is controlled using several registers. One register is used to provide the reference voltages for the over voltage protection circuit. The remaining three registers are control registers which are used to control the OVP function, comparator debounce time, comparator hysteresis function, OVP input selection together with the comparator input offset calibration. | Register | Bit | | | | | | | | |----------|---------|---------|--------|---------|---------|---------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OVPC0 | OVPO | OVPSPOL | OVPEN | _ | _ | OVPDEB2 | OVPDEB1 | OVPDEB0 | | OVPC1 | OVPCOUT | OVPCOFM | OVPCRS | OVPCOF4 | OVPCOF3 | OVPCOF2 | OVPCOF1 | OVPCOF0 | | OVPC2 | _ | _ | _ | _ | HYS1 | HYS0 | OVPS1 | OVPS0 | | OVPDA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | **OVP Register List** ## OVPC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---------|-------|---|---|---------|---------|---------| | Name | OVPO | OVPSPOL | OVPEN | _ | _ | OVPDEB2 | OVPDEB1 | OVPDEB0 | | R/W | R | R/W | R/W | _ | _ | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | _ | 0 | 0 | 0 | Bit 7 **OVPO**: OVP comparator ouptut bit 0: Positive input voltage < negative input voltage 1: Positive input voltage > negative input voltage Bit 6 **OVPSPOL**: OVPO polarity Control 0: Non-invert1: Invert Bit 5 **OVPEN**: OVP function control bit 0: Disable 1: Enable If the OVPEN bit is cleared to 0, the over voltage protection function is disabled and no power will be consumed. This results in the comparator and D/A converter of OVP both being switched off. Bit 4~3 Unimplemented, read as "0" Bit 2~0 **OVPDEB2~OVPDEB0**: OVP comparator debounce time control bits 000: No debounce 001: $(1\sim2) \times t_{DEB}$ 010: $(3\sim4) \times t_{DEB}$ 011: $(7\sim8) \times t_{DEB}$ 100: $(15\sim16) \times t_{DEB}$ 101: $(31\sim32) \times t_{DEB}$ 110: $(63\sim64) \times t_{DEB}$ 111: $(127\sim128) \times t_{DEB}$ Note: $t_{DEB}=1/f_{SYS}$ # OVPC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|--------|---------|---------|---------|---------|---------| | Name | OVPCOUT | OVPCOFM | OVPCRS | OVPCOF4 | OVPCOF3 | OVPCOF2 | OVPCOF1 | OVPCOF0 | | R/W | R | R/W | POR | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bit 7 **OVPCOUT**: OVP comparator ouptut before debounce 0: Positive input voltage < negative input voltage 1: Positive input voltage > negative input voltage Bit 6 **OVPCOFM**: OVP comparator normal operation or input offset voltage calibration mode selection 0: Normal operation 1: Input offset voltage calibration mode Bit 5 **OVPCRS**: OVP comparator input offset voltage calibration reference selection bit 0: Input reference voltage comes from negative input 1: Input reference voltage comes from positive input Bit 4~0 OVPCOF4~OVPCOF0: OVP comparator input offset voltage calibration control bits #### OVPC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|-------|-------| | Name | _ | _ | _ | _ | HYS1 | HYS0 | OVPS1 | OVPS0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 **HYS1~HYS0**: OVP comparator hysteresis voltage window control bits Refer to "Over Voltage Protection Electrical Characteristics" table for details. Bit 1~0 **OVPS1~OVPS0**: OVP input selection bits 00: Reserved 01: OVPI0 10: OVPI1 11: Reserved Note that in this device the OVPI0 input sources from the CP1N pin. #### OVPDA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 D7~D0: OVP D/A converter output voltage control bits D/A converter Output: D/A converter V<sub>OUT</sub>=(D/A converter reference voltage/256)× OVPDA[7:0] # **OVP Comparator Offset Calibration Function** The OVPCOFM bit in the OVPC1 register is used to select the OVP comparator operating mode, normal operation or offset calibration mode. If set the bit high, the comparator will enter the offset voltage calibration mode. It is need to note that before offset calibration, the hysteresis voltage should be zero by set HYS[1:0]=00B. If the source voltage is supplied on OVPI1 pin which is pin-shared with I/O. as well as selecting its respective function, it must also be setup as an input by setting the corresponding bit in the I/O port control register. For OVP comparator input offset calibration, the procedures are summarised in the following steps. # **Comparator Calibration Procedure** • Step 1 Set OVPCOFM=1, OVPCRS=1, the OVP is now in the comparator calibration mode, S0 and S2 on. To make sure $V_{OS}$ as minimize as possible after calibration, the input reference voltage in calibration should be the same as the input DC operating voltage in normal mode operation. - Step 2 Set OVPCOF[4:0]=00000 then read OVPCOUT bit status after a certain delay. - Step 3 Let OVPCOF[4:0]=OVPCOF[4:0]+1 then read the OVPCOUT bit status after a certain delay. If OVPCOUT bit state has not changed, then repeat Step 3 until the OVPCOUT bit state changes. If the OVPCOUT bit state has changed, record the OVPCOF[4:0] data as V<sub>CS1</sub> and then go to Step 4. - Step 4 Set OVPCOF[4:0]=11111 then read the OVPCOUT bit status after a certain delay. - Step 5 Let OVPCOF[4:0]=OVPCOF[4:0]-1 then read the OVPCOUT bit status after a certain delay. If the OVPCOUT bit state has not changed, then repeat Step 5 until the OVPCOUT bit state changes. If the OVPCOUT bit state has changed, record the OVPCOF[4:0] value as V<sub>CS2</sub> and then go to Step 6. - Step 6 Restore $V_{CS}=(V_{CS1}+V_{CS2})/2$ to the OVPCOF[4:0] bits. The calibration is finished. If $(V_{CS1}+V_{CS2})/2$ is not an integral, discard the decimal. # **Peripheral Clock Output** The Peripheral Clock Output allows the device to supply external hardware with a clock signal synchronised to the microcontroller clock. Peripheral Clock Output Block Diagram # **Peripheral Clock Output Operation** The peripheral clock output pin PCK is pin-shared with the I/O pin PB1, the pin should be configured as PCK output function by configuring the relevant pin-shared function control bits. The peripheral clock output function is controlled by the PCKC register. After the PCKEN and PCKPOL bits have been set, writing a high value to the PCKD bit will enable the PCK output function, writing a zero value will disable the PCK output function and force the output low or high by PCKPOL bit. The clock source for the Peripheral Clock Output can originate from the subdivided version of $f_{\rm H}$ , The division ratio value is determined by the PCKPSC bit in the PCKC register. | The PCK output truth table as follows | The | <b>PCK</b> | output | truth | table | as | follows | |---------------------------------------|-----|------------|--------|-------|-------|----|---------| |---------------------------------------|-----|------------|--------|-------|-------|----|---------| | PCKEN | PCKD | PCKPOL | PCK Output | |-------|------|--------|------------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 0 | | 0 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | | 1 | 0 | 1 | 1 | | 1 | 1 | 0 | PCK | | 1 | 1 | 1 | PCK | # **Peripheral Clock Output Register** The peripheral clock output function is controlled by the PCKC register. ### PCKC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|--------|-------|---|---|---|--------| | Name | _ | PCKD | PCKPOL | PCKEN | _ | _ | _ | PCKPSC | | R/W | _ | R/W | R/W | R/W | _ | _ | _ | R/W | | POR | _ | 0 | 0 | 0 | _ | _ | _ | 0 | Bit 7 Unimplemented, read as "0" Bit 6 PCKD: PCK output control 0: Inactive 1: Active This bit is used to control the PCK output active or inactive. If this bit is cleared to zero, the PCK output status is determined by the PCKPOL bit. Bit 5 **PCKPOL**: PCK polarity control 0: Non-invert 1: Invert When PCKD=0, if this bit is low, force the PCK output low; if this bit is high, force the PCK output high. Bit 4 **PCKEN**: PCK function control 0: Disable 1: Enable Bit 3~1 Unimplemented, read as "0" Bit 0 **PCKPSC**: Peripheral clock, $f_{PCK}$ , prescaler selsction 0: f<sub>H</sub>/4096 1: f<sub>H</sub>/8192 # Low Voltage Detector - LVD The device has a Low Voltage Detector function, also known as LVD. This enabled the device to monitor the power supply voltage, $V_{DD}$ , and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal. ### **LVD Register** The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, $V_{LVD2} \sim V_{LVD0}$ , are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the $V_{DD}$ voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications. ### LVDC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|-------|-------|-------|-------|-------| | Name | _ | _ | LVDO | LVDEN | VBGEN | VLVD2 | VLVD1 | VLVD0 | | R/W | _ | _ | R | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 LVDO: LVD output flag 0: No Low Voltage Detected 1: Low Voltage Detected Bit 4 LVDEN: Low Voltage Detector control 0: Disable 1: Enable Bit 3 **VBGEN**: Bandgap buffer control 0: Disable 1: Enable Note that the Bandgap circuit is enabled when the LVD or LVR function is enabled or when the VBGEN bit is set high. Bit 2~0 VLVD2~VLVD0: Select LVD reference voltage 000: 2.0V 001: 2.2V 010: 2.4V 011: 2.7V 100: 3.0V 101: 3.3V 110: 3.6V 111: 4.0V ## **LVD Operation** The Low Voltage Detector function operates by comparing the power supply voltage, $V_{DD}$ , with a pre-specified voltage level stored in the LVDC register. This has a range of between 2.0V and 4.0V. When the power supply voltage, $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. When the device is in the SLEEP mode, the low voltage detector will be disabled even if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay $t_{\rm LVDS}$ should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the $V_{\rm DD}$ voltage may rise and fall rather slowly, at the voltage nears that of $V_{\rm LVD}$ , there may be multiple bit LVDO transitions. ## **LVD Operation** The Low Voltage Detector also has its own interrupt, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of $t_{\text{LVD}}$ after the LVDO bit has been set high by a low voltage condition. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated if $V_{\text{DD}}$ falls below the preset LVD voltage. This will cause the device to wake-up from the IDLE Mode, however if the Low Voltage Detector wake up function is not required then the LVF flag should be first set high before the device enters the IDLE Mode. # Interrupts Interrupts are an important part of any microcontroller system. When an internal function such as a Timer or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains several internal interrupt functions, which are generated by various internal functions such as the Timers, Comparators, LVD, EEPROM and the A/D converter, etc. ## **Interrupt Registers** Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by the INTC0~INTC3 registers, located in the Special Purpose Data Memory, as shown in the accompanying table. Each register contains a number of enable bits to enable or disable individual registers as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag. | | Function | Enable Bit | Request Flag | Notes | |--------|--------------------|------------|--------------|-------| | Globa | | EMI | _ | _ | | OVP | | OVPE | OVPF | _ | | Comp | arator | CPnE | CPnF | n=1~3 | | | PPGINT interrupt | PPGINTF | PPGINTE | _ | | PPG | PPGTIMER interrupt | PPGTMF | PPGTME | _ | | | PPGATCD interrupt | PPGATCDF | PPGATCDE | _ | | A/D C | onverter | ADE | ADF | _ | | EEPROM | | DEE | DEF | _ | | LVD | | LVE | LVF | _ | | Timer/ | Event Counter | TnE | TnF | n=0~2 | # **Interrupt Register Bit Naming Conventions** | Register<br>Name | Bit | | | | | | | | | | | |------------------|------|---------|----------|--------|---------|------|----------|--------|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | INTC0 | _ | PPGINTF | CP1F | OVPF | PPGINTE | CP1E | OVPE | EMI | | | | | INTC1 | CP3F | CP2F | ADF | T0F | CP3E | CP2E | ADE | T0E | | | | | INTC2 | DEF | T2F | T1F | LVF | DEE | T2E | T1E | LVE | | | | | INTC3 | _ | _ | PPGATCDF | PPGTMF | _ | _ | PPGATCDE | PPGTME | | | | # Interrupt Register List # • INTC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---------|------|------|---------|------|------|-----| | Name | _ | PPGINTF | CP1F | OVPF | PPGINTE | CP1E | OVPE | EMI | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 **PPGINTF**: PPGINT interrupt request flag 0: No request1: Interrupt request Bit 5 CP1F: Comparator 1 interrupt request flag 0: No request1: Interrupt request Bit 4 **OVPF**: OVP interrupt request flag 0: No request1: Interrupt request Bit 3 **PPGINTE**: PPGINT interrupt control 0: Disable 1: Enable Bit 2 **CP1E**: Comparator 1 interrupt control 0: Disable 1: Enable Bit 1 **OVPE**: OVP interrupt control 0: Disable 1: Enable Bit 0 EMI: Global interrupt control 0: Disable 1: Enable ### • INTC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-----|-----|------|------|-----|-----| | Name | CP3F | CP2F | ADF | T0F | CP3E | CP2E | ADE | T0E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **CP3F**: Comparator 3 interrupt request flag 0: No request1: Interrupt request Bit 6 CP2F: Comparator 2 interrupt request flag 0: No request1: Interrupt request Bit 5 **ADF**: A/D converter interrupt request flag 0: No request1: Interrupt request Bit 4 T0F: Timer/Event Counter 0 interrupt request flag 0: No request1: Interrupt request Bit 3 **CP3E**: Comparator 3 interrupt control 0: Disable 1: Enable Bit 2 **CP2E**: Comparator 2 interrupt control 0: Disable 1: Enable Bit 1 ADE: A/D converter interrupt control 0: Disable 1: Enable Bit 0 T0E: Timer/Event Counter 0 interrupt control 0: Disable 1: Enable ## • INTC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | DEF | T2F | T1F | LVF | DEE | T2E | T1E | LVE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **DEF**: Data EEPROM interrupt request flag 0: No request 1: Interrupt request Bit 6 T2F: Timer/Event Counter 2 interrupt request flag 0: No request1: Interrupt request Bit 5 T1F: Timer/Event Counter 1 interrupt request flag 0: No request1: Interrupt request Bit 4 LVF: LVD interrupt request flag 0: No request1: Interrupt request Bit 3 **DEE**: Data EEPROM interrupt control 0: Disable 1: Enable Bit 2 T2E: Timer/Event Counter 2 interrupt control 0: Disable 1: Enable Bit 1 T1E: Timer/Event Counter 1 interrupt control 0: Disable 1: Enable Bit 0 LVE: LVD interrupt control 0: Disable 1: Enable ## • INTC3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|----------|--------|---|---|----------|--------| | Name | | _ | PPGATCDF | PPGTMF | _ | _ | PPGATCDE | PPGTME | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | | _ | 0 | 0 | | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 **PPGATCDF**: PPGATCD interrupt request flag 0: No request1: Interrupt request Bit 4 **PPGTMF**: PPGTIMER interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 **PPGATCDE**: PPGATCD interrupt control 0: Disable 1: Enable Bit 0 **PPGTME**: PPGTIMER interrupt control 0: Disable 1: Enable #### **Interrupt Operation** When the conditions for an interrupt event occur, such as a Timer/Event Counter n overflow or A/D conversion completion etc., the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts. When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a "JMP" which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a "RETI", which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred. The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. All interrupt sources have their own individual vector. Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode. Rev. 1.40 111 October 27, 2023 ### **OVP Interrupt** The OVP Interrupt is controlled by the Over voltage protection function. An OVP interrupt request will take place when the OVP interrupt request flag, OVPF, is set, a situation that will occur when an OVP input voltage is larger than a preset voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and OVP interrupt enable bit, OVPE, must first be set. When the interrupt is enabled, the stack is not full and a larger voltage than the preset reference value is input, a subroutine call to the OVP interrupt vector will take place. When the interrupt is serviced, the OVP interrupt request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. #### **Comparator Interrupts** The device has three comparator interrupts, controlled by the internal comparators, CMP1~CMP3. The comparator n interrupt request will take place when the comparator n interrupt request flag, CPnF, is set, a situation that will occur when the comparator output bit changes state. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and comparator interrupt enable bits, CPnE, must first be set. When the interrupt is enabled, the stack is not full and the comparator inputs generate a comparator output falling edge since any of the above described situations occurs, a subroutine call to the comparator interrupt vector, will take place. Rev. 1.40 112 October 27, 2023 When the interrupt is serviced, the comparator interrupt request flag, CPnF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. #### A/D Converter Interrupt The A/D Converter Interrupt is controlled by the termination of an A/D conversion process. An A/D Converter Interrupt request will take place when the A/D Converter Interrupt request flag, ADF, is set, which occurs when the A/D conversion process finishes. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and A/D Interrupt enable bit, ADE, must first be set. When the interrupt is enabled, the stack is not full and the A/D conversion process has ended, a subroutine call to the A/D Converter Interrupt vector, will take place. When the interrupt is serviced, the A/D Converter Interrupt flag, ADF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **EEPROM Interrupt** An EEPROM Interrupt request will take place when the EEPROM Interrupt request flag, DEF, is set, which occurs when an EEPROM Write cycle ends. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and EEPROM Interrupt enable bit, DEE, must first be set. When the interrupt is enabled, the stack is not full and an EEPROM Write cycle ends, a subroutine call to the EEPROM Interrupt vector will take place. When the EEPROM Interrupt is serviced, the EEPROM Interrupt request flag, DEF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. ## **LVD** Interrupt A LVD Interrupt request will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI and Low Voltage Interrupt enable bit, LVE, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the LVD interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the LVD Interrupt request flag, LVF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **Timer/Event Counter Interrupts** A Timer/Event Counter n overflow interrupt request will take place when the Timer/Event Counter n Interrupt request flag, TnF, is set, a situation that will occur when the Timer/Event Counter n overflows. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and Timer/Event Counter n Interrupt enable bit, TnE, must first be set. When the interrupt is enabled, the stack is not full and the Tmer/Event Counter n overflow occurs, a subroutine call to the Timer/Event Counter n Interrupt vector, willi take place. When the Timer/Event Counter n Interrupt is serviced, the Timer/Event Counter n Interrupt flag, TnF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **PPGINT Interrupt** A PPGINT Interrupt request will take place when the PPGINT Interrupt request flag, PPGINTF, is set, a situation that will occur when a PPG INT00 signal falling edge is generated. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and PPGINT Interrupt enable bit, PPGINTE, must first be set. When the interrupt is enabled, the stack is not full and the INT00 signal falling edge is produced, a subroutine call to the PPGINT Interrupt vector, will take place. When the PPGINT Interrupt is serviced, the PPGINT Interrupt flag, PPGINTF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. Rev. 1.40 113 October 27, 2023 #### **PPGTIMER Interrupt** A PPGTIMER Interrupt request will take place when the PPGTIMER Interrupt request flag, PPGTMF, is set, a situation that will occur when the PPGTIMER overflows. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and PPGTIMER Interrupt enable bit, PPGTME, must first be set. When the interrupt is enabled, the stack is not full and the PPGTIMER overflow occurs, a subroutine call to the PPGTIMER Interrupt vector, will take place. When the PPGTIMER Interrupt is serviced, the PPGTIMER Interrupt flag, PPGTMF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. ## **PPGATCD Interrupt** A PPGATCD interrupt request will take place when the PPGATCD Interrupt request flag, PPGATCDF, is set, a situation that will occur when the PPGTA approaches PPGTC/PPGTD has completed. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and PPGATCD Interrupt enable bit, PPGATCDE, must first be set. When the interrupt is enabled, the stack is not full and the PPG Timer overflow occurs, a subroutine call to the PPGATCD Interrupt vector, will take place. When the PPGATCD Interrupt is serviced, the PPGATCD Interrupt flag, PPGATCDF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **Interrupt Wake-up Function** Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as edge transitions on the comparator inputs or an A/D conversion process finishes may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function. #### **Programming Considerations** By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program. It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine. Every interrupt has the capability of waking up the microcontroller when it is in the SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode. As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. Rev. 1.40 October 27, 2023 To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts. # **Application Circuits** ## **Instruction Set** #### Introduction Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads. For easier understanding of the various instruction codes, they have been subdivided into several functional groupings. #### **Instruction Timing** Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required. #### **Moving and Transferring Data** The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of several kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports. #### **Arithmetic Operations** The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions such as INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified. Rev. 1.40 116 October 27, 2023 ## **Logical and Rotate Operation** The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations. #### **Branches and Control Transfer** Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits. #### Bit Operations The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used. #### **Table Read Operations** Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory. #### Other Operations In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections. Rev. 1.40 117 October 27, 2023 # **Instruction Set Summary** The instructions related to the data memory access in the following table can be used when the desired data memory is located in Data Memory sector 0. ## **Table Conventions** x: Bits immediate data m: Data Memory address A: Accumulator i: 0~7 number of bits addr: Program memory address | Mnemonic | Description | Cycles | Flag Affected | |----------------|-----------------------------------------------------------------|-------------------|----------------------| | Arithmetic | | | - | | ADD A,[m] | Add Data Memory to ACC | 1 | Z, C, AC, OV, SC | | ADDM A,[m] | Add ACC to Data Memory | 1 Note | Z, C, AC, OV, SC | | ADD A,x | Add immediate data to ACC | 1 | Z, C, AC, OV, SC | | ADC A,[m] | Add Data Memory to ACC with Carry | 1 | Z, C, AC, OV, SC | | ADCM A,[m] | Add ACC to Data memory with Carry | 1 Note | Z, C, AC, OV, SC | | SUB A,x | Subtract immediate data from the ACC | 1 | Z, C, AC, OV, SC, CZ | | SUB A,[m] | Subtract Data Memory from ACC | 1 | Z, C, AC, OV, SC, CZ | | SUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 1 Note | Z, C, AC, OV, SC, CZ | | SBC A,x | Subtract immediate data from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBC A,[m] | Subtract Data Memory from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 Note | Z, C, AC, OV, SC, CZ | | DAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 1 Note | С | | Logic Operatio | n | | | | AND A,[m] | Logical AND Data Memory to ACC | 1 | Z | | OR A,[m] | Logical OR Data Memory to ACC | 1 | Z | | XOR A,[m] | Logical XOR Data Memory to ACC | 1 | Z | | ANDM A,[m] | Logical AND ACC to Data Memory | 1 Note | Z | | ORM A,[m] | Logical OR ACC to Data Memory | 1 Note | Z | | XORM A,[m] | Logical XOR ACC to Data Memory | 1 Note | Z | | AND A,x | Logical AND immediate Data to ACC | 1 | Z | | OR A,x | Logical OR immediate Data to ACC | 1 | Z | | XOR A,x | Logical XOR immediate Data to ACC | 1 | Z | | CPL [m] | Complement Data Memory | 1 Note | Z | | CPLA [m] | Complement Data Memory with result in ACC | 1 | Z | | Increment & De | ecrement | | | | INCA [m] | Increment Data Memory with result in ACC | 1 | Z | | INC [m] | Increment Data Memory | 1 Note | Z | | DECA [m] | Decrement Data Memory with result in ACC | 1 | Z | | DEC [m] | Decrement Data Memory | 1 <sup>Note</sup> | Z | | Rotate | | | | | RRA [m] | Rotate Data Memory right with result in ACC | 1 | None | | RR [m] | Rotate Data Memory right | 1 <sup>Note</sup> | None | | RRCA [m] | Rotate Data Memory right through Carry with result in ACC | 1 | С | | RRC [m] | Rotate Data Memory right through Carry | 1 <sup>Note</sup> | С | | RLA [m] | Rotate Data Memory left with result in ACC | 1 | None | | RL [m] | Rotate Data Memory left | 1 <sup>Note</sup> | None | | RLCA [m] | Rotate Data Memory left through Carry with result in ACC | 1 | С | | RLC [m] | Rotate Data Memory left through Carry | 1 Note | С | | Mnemonic | Description | Cycles | Flag Affected | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------| | Data Move | | | | | MOV A,[m] | Move Data Memory to ACC | 1 | None | | MOV [m],A | Move ACC to Data Memory | 1 <sup>Note</sup> | None | | MOV A,x | Move immediate data to ACC | 1 | None | | Bit Operation | 1 | | | | CLR [m].i | Clear bit of Data Memory | 1 <sup>Note</sup> | None | | SET [m].i | Set bit of Data Memory | 1 <sup>Note</sup> | None | | Branch Oper | ration | | | | JMP addr | Jump unconditionally | 2 | None | | SZ [m] | Skip if Data Memory is zero | 1 <sup>Note</sup> | None | | SZA [m] | Skip if Data Memory is zero with data movement to ACC | 1 <sup>Note</sup> | None | | SZ [m].i | Skip if bit i of Data Memory is zero | 1 <sup>Note</sup> | None | | SNZ [m] | Skip if Data Memory is not zero | 1 <sup>Note</sup> | None | | SNZ [m].i | Skip if bit i of Data Memory is not zero | 1 <sup>Note</sup> | None | | SIZ [m] | Skip if increment Data Memory is zero | 1 <sup>Note</sup> | None | | SDZ [m] | Skip if decrement Data Memory is zero | 1 <sup>Note</sup> | None | | SIZA [m] | Skip if increment Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | SDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | 2 | None | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | RETI | Return from interrupt | 2 | None | | Table Read C | Operation | | | | TABRD [m] | Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | TABRDL [m] | Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | Miscellaneou | ıs | | | | NOP | No operation | 1 | None | | CLR [m] | Clear Data Memory | 1 <sup>Note</sup> | None | | SET [m] | Set Data Memory | 1 <sup>Note</sup> | None | | CLR WDT | Clear Watchdog Timer | 1 | TO, PDF | | SWAP [m] | Swap nibbles of Data Memory | 1 <sup>Note</sup> | None | | SWAPA [m] | Swap nibbles of Data Memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO, PDF | Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required. <sup>2.</sup> Any instruction which changes the contents of the PCL will also require 2 cycles for execution. ### **Extended Instruction Set** The extended instructions are used to support the full range address access for the data memory. When the accessed data memory is located in any data memory sector except sector 0, the extended instruction can be used to directly access the data memory instead of using the indirect addressing access. This can not only reduce the use of Flash memory space but also improve the CPU execution efficiency. | Mnemonic | Description | Cycles | Flag Affected | |----------------|-----------------------------------------------------------------|-------------------|----------------------| | Arithmetic | | _ | - | | LADD A,[m] | Add Data Memory to ACC | 2 | Z, C, AC, OV, SC | | LADDM A,[m] | Add ACC to Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | LADC A,[m] | Add Data Memory to ACC with Carry | 2 | Z, C, AC, OV, SC | | LADCM A,[m] | Add ACC to Data memory with Carry | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | LSUB A,[m] | Subtract Data Memory from ACC | 2 | Z, C, AC, OV, SC, CZ | | LSUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | LSBC A,[m] | Subtract Data Memory from ACC with Carry | 2 | Z, C, AC, OV, SC, CZ | | LSBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | LDAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 2 <sup>Note</sup> | С | | Logic Operatio | - | | | | LAND A,[m] | Logical AND Data Memory to ACC | 2 | Z | | LOR A,[m] | Logical OR Data Memory to ACC | 2 | Z | | LXOR A,[m] | Logical XOR Data Memory to ACC | 2 | Z | | LANDM A,[m] | Logical AND ACC to Data Memory | 2 <sup>Note</sup> | Z | | LORM A,[m] | Logical OR ACC to Data Memory | 2 <sup>Note</sup> | Z | | LXORM A,[m] | Logical XOR ACC to Data Memory | 2 <sup>Note</sup> | Z | | LCPL [m] | Complement Data Memory | 2 <sup>Note</sup> | Z | | LCPLA [m] | Complement Data Memory with result in ACC | 2 | Z | | Increment & De | ecrement | | | | LINCA [m] | Increment Data Memory with result in ACC | 2 | Z | | LINC [m] | Increment Data Memory | 2 <sup>Note</sup> | Z | | LDECA [m] | Decrement Data Memory with result in ACC | 2 | Z | | LDEC [m] | Decrement Data Memory | 2 <sup>Note</sup> | Z | | Rotate | | | | | LRRA [m] | Rotate Data Memory right with result in ACC | 2 | None | | LRR [m] | Rotate Data Memory right | 2 <sup>Note</sup> | None | | LRRCA [m] | Rotate Data Memory right through Carry with result in ACC | 2 | С | | LRRC [m] | Rotate Data Memory right through Carry | 2 <sup>Note</sup> | С | | LRLA [m] | Rotate Data Memory left with result in ACC | 2 | None | | LRL [m] | Rotate Data Memory left | 2 <sup>Note</sup> | None | | LRLCA [m] | Rotate Data Memory left through Carry with result in ACC | 2 | С | | LRLC [m] | Rotate Data Memory left through Carry | 2 <sup>Note</sup> | С | | Data Move | | | | | LMOV A,[m] | Move Data Memory to ACC | 2 | None | | LMOV [m],A | Move ACC to Data Memory | 2 <sup>Note</sup> | None | | Bit Operation | | | | | LCLR [m].i | Clear bit of Data Memory | 2 <sup>Note</sup> | None | | LSET [m].i | Set bit of Data Memory | 2 <sup>Note</sup> | None | Rev. 1.40 October 27, 2023 | Mnemonic | Description | Cycles | Flag Affected | | | | | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------|--|--|--|--| | Branch | 3ranch | | | | | | | | LSZ [m] | Skip if Data Memory is zero | 2 <sup>Note</sup> | None | | | | | | LSZA [m] | Skip if Data Memory is zero with data movement to ACC | 2 <sup>Note</sup> | None | | | | | | LSNZ [m] | Skip if Data Memory is not zero | 2 <sup>Note</sup> | None | | | | | | LSZ [m].i | Skip if bit i of Data Memory is zero | 2 <sup>Note</sup> | None | | | | | | LSNZ [m].i | Skip if bit i of Data Memory is not zero | 2 <sup>Note</sup> | None | | | | | | LSIZ [m] | Skip if increment Data Memory is zero | 2 <sup>Note</sup> | None | | | | | | LSDZ [m] | Skip if decrement Data Memory is zero | 2 <sup>Note</sup> | None | | | | | | LSIZA [m] | Skip if increment Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | | | | | LSDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | | | | | Table Read | | | | | | | | | LTABRD [m] | Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | | | LTABRDL [m] | Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | | | LITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | | | LITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | | | Miscellaneous | Miscellaneous | | | | | | | | LCLR [m] | Clear Data Memory | 2 <sup>Note</sup> | None | | | | | | LSET [m] | Set Data Memory | 2 <sup>Note</sup> | None | | | | | | LSWAP [m] | Swap nibbles of Data Memory | 2 <sup>Note</sup> | None | | | | | | LSWAPA [m] | Swap nibbles of Data Memory with result in ACC | 2 | None | | | | | Note: 1. For these extended skip instructions, if the result of the comparison involves a skip then three cycles are required, if no skip takes place two cycles is required. <sup>2.</sup> Any extended instruction which changes the contents of the PCL register will also require three cycles for execution. ## **Instruction Definition** ADC A,[m] Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC ADCM A,[m] Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC ADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. $\begin{aligned} & \text{Operation} & & \text{ACC} \leftarrow \text{ACC} + [m] \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC} \end{aligned}$ ADD A,x Add immediate data to ACC Description The contents of the Accumulator and the specified immediate data are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C, SC ADDM A,[m] Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC AND A,[m] Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z AND A,x Logical AND immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) Z ANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) Z CALL addr Subroutine call Description Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. Operation Stack $\leftarrow$ Program Counter + 1 Program Counter ← addr Affected flag(s) None **CLR [m]** Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None CLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. Operation $[m].i \leftarrow$ Affected flag(s) None **CLR WDT** Clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Operation WDT cleared $TO \leftarrow 0$ <br/>PDF $\leftarrow 0$ Affected flag(s) TO, PDF **CPL [m]** Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) Z **CPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) C **DEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **DECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **HALT** Enter power down mode Description This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared. Operation $TO \leftarrow 0$ PDF $\leftarrow 1$ Affected flag(s) TO, PDF **INC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **INCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z JMP addr Jump unconditionally Description The contents of the Program Counter are replaced with the specified address. Program execution then continues from this new address. As this requires the insertion of a dummy instruction while the new address is loaded, it is a two cycle instruction. Operation Program Counter ← addr Affected flag(s) None MOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **MOV A,x** Move immediate data to ACC Description The immediate data specified is loaded into the Accumulator. Operation $ACC \leftarrow x$ Affected flag(s) None MOV [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. $\begin{array}{ll} \text{Operation} & & [m] \leftarrow ACC \\ \text{Affected flag(s)} & & \text{None} \end{array}$ **NOP** No operation Description No operation is performed. Execution continues with the next instruction. Operation No operation Affected flag(s) None OR A,[m] Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) Z **OR A,x** Logical OR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) Z ORM A,[m] Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) Z **RET** Return from subroutine Description The Program Counter is restored from the stack. Program execution continues at the restored address. Operation Program Counter ← Stack Affected flag(s) None **RET A,x** Return from subroutine and load immediate data to ACC Description The Program Counter is restored from the stack and the Accumulator loaded with the specified immediate data. Program execution continues at the restored address. Operation Program Counter ← Stack $ACC \leftarrow x$ Affected flag(s) None **RETI** Return from interrupt Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. Operation Program Counter ← Stack $EMI \leftarrow 1$ Affected flag(s) None RL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None **RLA [m]** Rotate Data Memory left with result in ACC Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow [m].7$ Affected flag(s) None **RLC [m]** Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **RLCA [m]** Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **RR [m]** Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow [m].0$ Affected flag(s) None **RRA** [m] Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None **RRC [m]** Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C Rev. 1.40 October 27, 2023 RRCA [m] Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C SBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **SBC A, x** Subtract immediate data from ACC with Carry Description The immediate data and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **SBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ **SDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **SDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None SET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None SET [m].i Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ **SIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **SIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **SNZ [m].i** Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m].i \neq 0$ Affected flag(s) None **SNZ** [m] Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written back to the specified Data Memory again. If the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None **SUB A,[m]** Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. $\label{eq:acc} \begin{array}{ll} \text{Operation} & & \text{ACC} \leftarrow \text{ACC} - [m] \\ \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC, CZ} \end{array}$ **SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **SUB A,x** Subtract immediate data from ACC Description The immediate data specified by the code is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C, SC, CZ **SWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None **SWAPA [m]** Swap nibbles of Data Memory with result in ACC Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **SZ [m]** Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written back to the specified Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None **SZA [m]** Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None **SZ [m].i** Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None **TABRD [m]** Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBLP and TBHP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **TABRDL [m]** Read table (last page) to TBLH and Data Memory Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **ITABRD [m]** Increment table pointer low byte first and read table (specific page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **ITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **XOR A,[m]** Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) Z **XORM A,[m]** Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z **XOR A,x** Logical XOR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" x$ Affected flag(s) Z Rev. 1.40 October 27, 2023 #### **Extended Instruction Definition** The extended instructions are used to directly access the data stored in any data memory sections. **LADC A,[m]** Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC **LADCM A,[m]** Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. $\begin{aligned} & \text{Operation} & & & [m] \leftarrow ACC + [m] + C \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC} \end{aligned}$ **LADD A,[m]** Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC **LADDM A,[m]** Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC LAND A,[m] Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z **LANDM A,[m]** Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) Z LCLR [m] Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None LCLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. Operation [m].i $\leftarrow 0$ Affected flag(s) None LCPL [m] Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) Z **LCPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **LDAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) **LDEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **LDECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **LINC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **LINCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z Rev. 1.40 132 October 27, 2023 **LMOV A,[m]** Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **LMOV [m],A** Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None LOR A,[m] Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) Z LORM A,[m] Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) Z LRL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None **LRLA [m]** Rotate Data Memory left with result in ACC Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow [m].7$ Affected flag(s) None LRLC [m] Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C **LRLCA [m]** Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; (i=0 $\sim$ 6) $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C LRR [m] Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow [m].0$ Affected flag(s) None **LRRA [m]** Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None LRRC [m] Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C **LRRCA [m]** Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C **LSBC A,[m]** Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ Rev. 1.40 October 27, 2023 **LSDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **LSDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None LSET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None **LSET [m].i** Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. Operation $[m].i \leftarrow 1$ Affected flag(s) None **LSIZ** [m] Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **LSIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **LSNZ [m].i** Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if [m]. $i \neq 0$ Affected flag(s) None LSNZ [m] Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the content of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None LSUB A,[m] Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ LSUBM A,[m] Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ LSWAP [m] Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None LSWAPA [m] Swap nibbles of Data Memory with result in ACC The low-order and high-order nibbles of the specified Data Memory are interchanged. The Description result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None LSZ [m] Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written to the specified Data > Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None LSZA [m] Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, > the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None **LSZ [m].i** Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None **LTABRD [m]** Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **LTABRDL [m]** Read table (last page) to TBLH and Data Memory Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **LITABRD [m]** Increment table pointer low byte first and read table (specific page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **LITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program \ code \ (low \ byte)$ TBLH ← program code (high byte) Affected flag(s) None **LXOR A.[m]** Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) Z **LXORM A,[m]** Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z Rev. 1.40 137 October 27, 2023 ## **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package Information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - · Carton information Rev. 1.40 138 October 27, 2023 # 16-pin NSOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | | | | |--------|--------------------|---------------|-------|--|--|--| | Symbol | Min. | Nom. | Max. | | | | | A | | 0.236 BSC | | | | | | В | | 0.154 BSC | | | | | | С | 0.012 | 0.012 — | | | | | | C' | | 0.390 BSC | | | | | | D | _ | | | | | | | Е | | 0.050 BSC | | | | | | F | 0.004 | _ | 0.010 | | | | | G | 0.016 | _ | 0.050 | | | | | Н | 0.004 | 0.004 — 0.010 | | | | | | α | 0° | 0° — | | | | | | Symbol | Dimensions in mm | | | | | | | |--------|------------------|----------|------|--|--|--|--| | Symbol | Min. | Nom. | Max. | | | | | | A | 6.00 BSC | | | | | | | | В | | 3.90 BSC | | | | | | | С | 0.31 | 0.51 | | | | | | | C' | 9.90 BSC | | | | | | | | D | _ | 1.75 | | | | | | | E | 1.27 BSC | | | | | | | | F | 0.10 | _ | 0.25 | | | | | | G | 0.40 | 1.27 | | | | | | | Н | 0.10 — 0.25 | | | | | | | | α | 0° | _ | 8° | | | | | Copyright<sup>©</sup> 2023 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved. The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not quarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any thirdparty's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us. Rev. 1.40 October 27, 2023