# **BA45F3541** Revision: V1.20 Date: December 29, 2023 www.holtek.com # **Table of Contents** | Features | 7 | |------------------------------------------------------------|----| | CPU Features | 7 | | Peripheral Features | 7 | | General Description | 8 | | Block Diagram | 9 | | Pin Assignment | 9 | | Pin Description | 10 | | Unbonded Interconnection Lines | | | Absolute Maximum Ratings | 13 | | D.C. Characteristics | 13 | | Operating Voltage Characteristics | | | Operating Current Characteristics | 13 | | Standby Current Characteristics | 14 | | A.C. Characteristics | 14 | | High Speed Internal Oscillator – HIRC – Frequency Accuracy | | | Low Speed Internal Oscillator – LIRC | 15 | | Operating Frequency Characteristic Curves | 15 | | System Start Up Time Characteristics | 15 | | Input/Output Characteristics | 16 | | Memory Characteristics | 17 | | LVD & LVR Electrical Characteristics | 18 | | Internal Reference Voltage Characteristics | 18 | | A/D Converter Electrical Characteristics | 18 | | Power Line Transceiver Electrical Characteristics | 19 | | Comparator Characteristics | 19 | | Operational Amplifier Characteristics | | | D/A Converter Electrical Characteristics | 21 | | LDO Electrical Characteristics | | | Resistor Divider Electrical Characteristics | | | 42V High-Side NMOS Electrical Characteristics | 22 | | Power-on Reset Characteristics | 22 | | System Architecture | | | Clocking and Pipelining | | | Program Counter | | | Stack | | | Arithmetic and Logic Unit – ALU | | | Flash Program Memory | | | Structure | | | Special Vectors | 28 | | Look-up Table | 28 | |--------------------------------------------------|----| | Table Program Example | 28 | | In Circuit Programming – ICP | 29 | | On Chip Debug Support – OCDS | 30 | | In Application Programming – IAP | 30 | | Data Memory | 46 | | Structure | | | Data Memory Addressing | 47 | | General Purpose Data Memory | 47 | | Special Purpose Data Memory | 47 | | Special Function Register Description | 49 | | Indirect Addressing Registers – IAR0, IAR1, IAR2 | 49 | | Memory Pointers – MP0, MP1L, MP1H, MP2L, MP2H | 49 | | Accumulator – ACC | 50 | | Program Counter Low Byte Register – PCL | 51 | | Look-up Table Registers – TBLP, TBHP, TBLH | 51 | | Option Memory Mapping Register – ORMC | 51 | | Status Register – STATUS | 52 | | EEPROM Data Memory | 53 | | EEPROM Data Memory Structure | | | EEPROM Registers | 53 | | Reading Operation from the EEPROM | 56 | | Page Erase Operation to the EEPROM | 56 | | Write Operation to the EEPROM | 57 | | Write Protection | 58 | | EEPROM Interrupt | 58 | | Programming Considerations | 59 | | Oscillators | 62 | | Oscillator Overview | 62 | | System Clock Configurations | 62 | | Internal High Speed RC Oscillator – HIRC | 63 | | Internal 32kHz Oscillator – LIRC | 63 | | Operating Modes and System Clocks | 63 | | System Clocks | | | System Operation Modes | 64 | | Control Registers | 65 | | Operating Mode Switching | 67 | | FAST Mode to SLOW Mode Switching | 68 | | Standby Current Considerations | 70 | | Wake-up | 71 | | Watchdog Timer | 72 | | Watchdog Timer Clock Source | | | Watchdog Timer Control Register | | | Watchdog Timer Operation | | | | | | Reset and Initialisation | | |---------------------------------------|-----| | Reset Functions | 74 | | Reset Initial Conditions | 76 | | Input/Output Ports | 81 | | Pull-high Resistors | 81 | | Port A Wake-up | 82 | | I/O Port Control Registers | 82 | | I/O Port Source Current Control | 83 | | Pin-shared Functions | | | I/O Pin Structures | 87 | | READ PORT Function | 87 | | Programming Considerations | 88 | | Timer Modules – TM | 89 | | Introduction | 89 | | TM Operation | 89 | | TM Clock Source | 90 | | TM Interrupts | 90 | | TM External Pins | 90 | | Programming Considerations | 91 | | Compact Type TM - CTM | 92 | | Compact Type TM Operation | | | Compact Type TM Register Description | 93 | | Compact Type TM Operating Modes | 97 | | Periodic Type TM - PTM | 103 | | Periodic TM Operation | 104 | | Periodic Type TM Register Description | 104 | | Periodic Type TM Operating Modes | 110 | | Power Line Transceiver – PLT | 124 | | Power Line Transceiver Registers | 125 | | Discharge Circuit Operation | 131 | | Offset Calibration Procedure | 131 | | Power Line Transceiver Applications | 133 | | Analog to Digital Converter | 134 | | A/D Converter Overview | | | A/D Converter Register Description | 134 | | A/D Converter Operation | 137 | | A/D Converter Reference Voltage | 138 | | A/D Converter Input Signals | 138 | | Conversion Rate and Timing Diagram | 139 | | Summary of A/D Conversion Steps | 139 | | Programming Considerations | 140 | | A/D Conversion Function | 140 | | A/D Conversion Programming Examples | 141 | | UART Interfaces | 143 | |-----------------------------------|-----| | UART External Pins | 144 | | UART Single Wire Mode | 144 | | UART Data Transfer Scheme | 144 | | UART Status and Control Registers | 145 | | Baud Rate Generator | 152 | | UART Setup and Control | 154 | | UART Transmitter | 155 | | UART Receiver | 156 | | Managing Receiver Errors | 158 | | UART Interrupt Structure | 159 | | UART Power Down and Wake-up | 160 | | Cyclic Redundancy Check - CRC | 161 | | CRC Registers | | | CRC Operation | 162 | | CRC Computation | 162 | | Low Voltage Detector – LVD | 164 | | LVD Register | | | LVD Operation | 165 | | Interrupts | 165 | | Interrupt Registers | | | Interrupt Operation | | | PLT Comparator Interrupts | | | External Interrupts | | | UART Interrupt | | | LVD Interrupt | | | Multi-function Interrupts | | | A/D Converter Interrupt | 174 | | EEPROM Interrupt | 174 | | TM Interrupts | 174 | | Time Base Interrupts | 175 | | Interrupt Wake-up Function | 176 | | Programming Considerations | 176 | | Configuration Options | 177 | | Application Circuits | | | • • | | | Instruction Set | | | IntroductionInstruction Timing | | | Moving and Transferring Data | | | Arithmetic Operations | | | Logical and Rotate Operation | | | Branches and Control Transfer | | | Bit Operations | | | Dit Oporations | | | Table Read Operations | 179 | |-----------------------------------------|-----| | Other Operations | | | Instruction Set Summary | 180 | | Table Conventions | 180 | | Extended Instruction Set | 182 | | Instruction Definition | 184 | | Extended Instruction Definition | 193 | | Package Information | 200 | | 16-pin NSOP (150mil) Outline Dimensions | 201 | | 20-pin SSOP (150mil) Outline Dimensions | 202 | #### **Features** #### **CPU Features** - · Operating Voltage - f<sub>SYS</sub>=2MHz: 2.2V~5.5V - f<sub>SYS</sub>=4MHz: 2.2V~5.5V - f<sub>SYS</sub>=8MHz: 2.2V~5.5V - Up to $0.5\mu s$ instruction cycle with 8MHz system clock at $V_{DD}=5V$ - · Power down and wake-up functions to reduce power consumption - · Oscillator types - Internal High Speed 2/4/8MHz RC HIRC - Internal Low Speed 32kHz RC LIRC - · Multi-mode operation: FAST, SLOW, IDLE and SLEEP - · Fully integrated internal oscillators require no external components - All instructions executed in 1~3 instruction cycles - · Table read instructions - 115 powerful instructions - · 8-level subroutine nesting - · Bit manipulation instruction #### **Peripheral Features** - Flash Program Memory: 4K×16 - RAM Data Memory: 256×8 - True EEPROM Memory: 512×8 - In Application Programming function IAP - · Watchdog Timer function - Up to 13 bidirectional I/O lines - Two external interrupt lines shared with I/O pins - Programmable I/O port source current for LED applications - Two Line Power Line Data Transceiver - · Complete Data Transmission on Power Line functions - Integrated two Comparators - Integrated one Operational Amplifier - Integrated three D/A Converters - Integrated 3.3V Low Dropout Voltage Regulator LDO - · Integrated Resistor Divider - Integrated 42V High-Side NMOS - · Multiple Timer Modules for time measure, input capture, compare match output, PWM output or single pulse output function - Dual Time Base functions for generation of fixed time interrupt signals - Fully-duplex/Half-duplex Universal Asynchronous Receiver and Transmitter Interface UART - 4 external channel 12-bit resolution A/D converter with Internal Reference Voltage V<sub>BG</sub> Rev. 1.20 7 December 29, 2023 - Integrated 16-bit Cyclic Redundancy Check function CRC - · Low Voltage Reset function - · Low Voltage Detect function - Package types: 16-pin NSOP, 20-pin SSOP # **General Description** The BA45F3541 is a Flash Memory A/D type 8-bit high performance RISC architecture microcontroller especially designed for fire protection applications. For memory features, the Flash Memory offers users the convenience of multi-programming features. Other memory includes an area of RAM Data Memory as well as an area of true EEPROM memory for storage of non-volatile data such as serial numbers, calibration data etc. For memory features, the Flash Memory offers users the convenience of multi-programming features. Analog features include a multi-channel Analog to Digital converter. With regard to internal timers, the device includes multiple and extremely flexible Timer Modules providing functions for timing, pulse generation and PWM output operations. Communication with the outside world is catered for by including a fully integrated UART interface function, a popular interface which provides designers with a means of easy communication with external peripheral hardware. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments. The device also contains a two line type power line data transceiver including two Comparators, one Operational Amplifier, three D/A Converters and an internal 3.3V low dropout voltage regulator. In systems where a master controller controls a number of individual interconnected subsystems such as found in smoke detector systems, water metering systems, solar energy system, etc., the cost of the lengthy interconnecting cabling can be a major factor. By sending data along the power supply lines, the interconnecting cables can be reduced to a simple two line type, thus greatly reducing both cable and installation costs. With the addition of a few external components, this power line data transceiver contains all the internal components required to provide users with a system for power line data transmission and reception. Data is modulated onto the power line by the simple reduction of the power line voltage for a specific period of time. Power supply voltage changes can be initiated by the master controller for data reception or initiated by the power line data transceiver for data transmission. The internal LDO provides a constant power voltage for the interconnected subsystems. The device also includes fully integrated high and low speed oscillators which require no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimise microcontroller operation and minimise power consumption. This device contains a programmable I/O port source current function which is used to implement LED driving function. While the inclusion of flexible I/O programming features, Time-Base functions along with many other features ensure that the device will find excellent use in the networking fire protection system products, such as heat detectors, input/output modules, manual call point, sounder strobe, emergency light, evacuation indicator and fire doors. Rev. 1.20 8 December 29, 2023 # **Block Diagram** # **Pin Assignment** Note: 1. If the pin-shared pin functions have multiple outputs, the desired pin-shared function is determined by the corresponding software control bits. Rev. 1.20 9 December 29, 2023 - 2. The OCDSDA and OCDSCK pins are supplied as OCDS dedicated pins and as such only available for the BA45V3541 device which is the OCDS EV chip for the BA45F3541 device. - 3. For less pin-count package types there will be unbonded pins which should be properly configured to avoid unwanted current consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections. # **Pin Description** The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet. As the Pin Description table shows the situation for the package type with the most pins, not all pins in the table will be available on smaller package sizes. | Pin Name | Function | ОРТ | I/T | O/T | Description | |---------------------------------|----------|------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------| | | PA0 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA0/CTP1/ICPDA/OCDSDA | CTP1 | PAS0 | _ | CMOS | CTM1 output | | | ICPDA | _ | ST | CMOS | ICP data/address | | | OCDSDA | _ | ST | CMOS | OCDS data/address, for EV chip only | | | PA1 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA1/INT1/AN2 | INT1 | PAS0<br>INTC0<br>INTEG | ST | _ | External interrupt input 1 | | | AN2 | PAS0 | AN | _ | A/D Converter external input channel 2 | | | PA2 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | | PTP1 | PAS0 | _ | CMOS | PTM1 output | | PA2/PTP1/RX/TX/ICPCK/<br>OCDSCK | RX/TX | PAS0<br>IFS | ST | CMOS | UART serial data input in full-duplex communication or UART serial data input/output in single wire mode communication | | | ICPCK | _ | ST | _ | ICP clock pin | | | OCDSCK | _ | ST | _ | OCDS clock pin, for EV chip only | | | PA3 | PAPU<br>PAWU<br>PAS0 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA3/PTP0B/TX/AN3 | PTP0B | PAS0 | _ | CMOS | PTM0 inverted output | | | TX | PAS0 | _ | CMOS | UART serial data output | | | AN3 | PAS0 | AN | _ | A/D Converter external input channel 3 | | | PA4 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA4/PTCK0/CTP0B/AN0 | PTCK0 | PAS1 | ST | _ | PTM0 clock input or capture input | | | CTP0B | PAS1 | _ | CMOS | CTM0 inverted output | | | AN0 | PAS1 | AN | _ | A/D Converter external input channel 0 | Rev. 1.20 10 December 29, 2023 | Pin Name | Function | ОРТ | I/T | O/T | Description | |------------------------|----------|------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------| | | PA5 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA5/CTCK0/CTP1B/PTP1B/ | СТСК0 | PAS1 | ST | _ | CTM0 clock input | | CTP2 | CTP1B | PAS1 | _ | CMOS | CTM1 inverted output | | | PTP1B | PAS1 | _ | CMOS | PTM1 inverted output | | | CTP2 | PAS1 | _ | CMOS | CTM2 output | | | PA6 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA6/PTP0/RX/TX/VREF | PTP0 | PAS1 | _ | CMOS | PTM0 output | | PAO/PIPU/KA/IA/VREF | RX/TX | PAS1<br>IFS | ST | CMOS | UART serial data input in full-duplex communication or UART serial data input/output in Single Wire Mode communication | | | VREF | PAS1 | AN | _ | A/D Converter external reference voltage input | | DAZ/DTDOL/ANIA | PA7 | PAPU<br>PAWU<br>PAS1 | ST | CMOS | General purpose I/O. Register enabled pull-high and wake-up | | PA7/PTP0I/AN1 | PTP0I | PAS1<br>IFS | ST | _ | PTM0 capture input | | | AN1 | PAS1 | AN | _ | A/D Converter external input channel 1 | | | PB0 | PBPU<br>PBS0 | ST | CMOS | General purpose I/O. Register enabled pull-high | | PB0/INT0/CTP0 | INT0 | PBS0<br>INTC0<br>INTEG | ST | _ | External interrupt input 0 | | | CTP0 | PBS0 | _ | CMOS | CTM0 output | | | PC0 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-high | | PC0/CTCK2/PTP1/CTP2B/ | CTCK2 | PCS0 | _ | CMOS | CTM2 output | | LVDIN | PTP1 | PCS0 | _ | CMOS | PTM1 output | | | CTP2B | PCS0 | _ | CMOS | CTM2 inverted output | | | LVDIN | PCS0 | AN | _ | Low voltage detect external input | | | PC1 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-high | | PC1/CTCK1/CTP1/CTP3B/ | CTCK1 | PCS0 | ST | _ | CTM1 clock input | | TX | CTP1 | PCS0 | _ | | CTM1 output | | | CTP3B | PCS0 | _ | CMOS | CTM3 inverted output | | | TX | PCS0 | _ | CMOS | UART serial data output | | PC2/PTP0 | PC2 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-high | | | PTP0 | PCS0 | _ | CMOS | PTM0 output | | | PC3 | PCPU<br>PCS0 | ST | CMOS | General purpose I/O. Register enabled pull-high | | PC3/PTCK1/PTP0B/CTP3 | PTCK1 | PCS0 | ST | _ | PTM1 clock input or capture input | | | PTP0B | PCS0 | _ | CMOS | PTM0 inverted output | | | CTP3 | PCS0 | _ | CMOS | CTM3 output | | IS | IS | _ | _ | AN | Source node of 42V high-side NMOS<br>Internally connected to PLT Operational<br>Amplifier inverting input, PB2/PLIS | | VOUT | VOUT | _ | _ | PWR | 3.3V LDO output | | VIN | VIN | _ | PWR | _ | LDO supply voltage input | | Pin Name | Function | ОРТ | I/T | O/T | Description | | | |----------|----------|-----|-----|-----|-------------------------------------------------------|--|--| | TRX | TRX | _ | PWR | _ | Resistor divider and 42V high-side NMOS voltage input | | | | VDD/AVDD | VDD | _ | PWR | _ | Digital positive power supply | | | | VDD/AVDD | AVDD | _ | PWR | _ | Analog positive power supply | | | | VSS | | _ | PWR | _ | Digital negative power supply | | | | VSS/AVSS | AVSS | _ | PWR | _ | Analog negative power supply | | | | VSS* | VSS | _ | PWR | _ | High-voltage module negative power supply | | | Legend: I/T: Input type; O/T: Output type; OPT: Optional by register option; PWR: Power; ST: Schmitt Trigger input; CMOS: CMOS output; AN: Analog signal. \*: This VSS pin locates at Pin 17, refer to the pin assignment. #### **Unbonded Interconnection Lines** Several lines are not connected to external package pins. These lines are interconnection pins between the MCU and the high-voltage device and are listed in the following table. | MCU Signal<br>Name | High-voltage<br>Device<br>Signal Name | Function | Description | |--------------------|---------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------| | | | PB1 | General purpose I/O. Register enabled pull-high | | PB1/PLTX | TXIN | TXIN PLTX Ir | PLT Operational Amplifier output.<br>Internally connected to the gate node of 42V high-side<br>NMOS, TXIN | | | | TXIN | The gate node of 42V high-side NMOS | | | | PB2 | General purpose I/O. Register enabled pull-high | | PB2/PLIS | IS | PLIS | PLT Operational Amplifier inverting input. Internally connected to the source node of 42V high-side NMOS, IS | | | | IS | The source node of 42V high-side NMOS | | | | PB3 | General purpose I/O. Register enabled pull-high | | PB3/PLRX | RXOUT | PLRX | PLT Comparator 0 non-inverting input. Internally connected to the resistor divider output, RXOUT | | | | RXOUT | The resistor divider output | Note: As these lines are pin-shared with other functions, user should ensure that they are properly configured in actual applications. Rev. 1.20 December 29, 2023 # **Absolute Maximum Ratings** | Supply Voltage (V <sub>DD</sub> ) | V <sub>SS</sub> -0.3V to 6.0V | |-----------------------------------|----------------------------------| | Supply Voltage (V <sub>IN</sub> ) | V <sub>SS</sub> -0.3V to 44.0V | | Input Voltage | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V | | Storage Temperature | -60°C to 150°C | | Operating Temperature | -40°C to 85°C | | IoL Total | 80mA | | I <sub>OH</sub> Total | -80mA | | Total Power Dissipation | 500mW | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of the device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect devices reliability. # D.C. Characteristics For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency, pin load conditions, temperature and program instruction type, etc., can all exert an influence on the measured values. ## **Operating Voltage Characteristics** Ta=-40°C~85°C | Cymbal | Dovomotor | | Test Conditions | Min | T | May | I Init | |----------|--------------------------|------------------------|--------------------------------------------|------|------|------|--------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | $V_{DD}$ | Operating Voltage – HIRC | _ | f <sub>SYS</sub> =f <sub>HIRC</sub> =2MHz | 2.2 | _ | 5.5 | V | | | | | f <sub>SYS</sub> =f <sub>HIRC</sub> =4MHz | 2.2 | _ | 5.5 | | | | | | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz | 2.2 | _ | 5.5 | | | | Operating Voltage – LIRC | _ | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | 2.2 | _ | 5.5 | | #### **Operating Current Characteristics** Ta=-40°C~85°C | Symbol | Operating Mode | Test Conditions | | | Tvn | Max. | Unit | |-----------------|------------------|------------------------|-------------------------|------|------|--------|----------| | Symbol | Operating Mode | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | IVIAX. | Oilit | | | | 2.2V | | _ | 8 | 16 | μА | | | SLOW Mode – LIRC | 3V | f <sub>SYS</sub> =32kHz | _ | 10 | 20 | | | | | 5V | | _ | 30 | 50 | | | | FAST Mode – HIRC | 2.2V | f <sub>sys</sub> =2MHz | _ | 0.15 | 0.20 | mA<br>mA | | | | 3V | | _ | 0.2 | 0.3 | | | ļ. | | 5V | | _ | 0.4 | 0.6 | | | I <sub>DD</sub> | | 2.2V | f <sub>SYS</sub> =4MHz | _ | 0.3 | 0.5 | | | | | 3V | | _ | 0.4 | 0.6 | | | | | 5V | | _ | 0.8 | 1.2 | | | | | 2.2V | | _ | 0.6 | 1.0 | | | | | 3V | | _ | 0.8 | 1.2 | mA | | | | 5V | | _ | 1.6 | 2.4 | | Rev. 1.20 13 December 29, 2023 Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital inputs are setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Operating Current values are measured using a continuous NOP instruction program loop. #### **Standby Current Characteristics** Ta=25°C, unless otherwise specified | Course had | Céan dhu Mada | | Test Conditions | Min | T | Man | Max. | I I mit | |------------------|-------------------|-----------------|---------------------------------------------|------|------|------|-------|---------| | Symbol | Standby Mode | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | @85°C | Unit | | | | 2.2V | | _ | 1.2 | 2.4 | 3.0 | | | | SLEEP Mode | 3V | WDT on | _ | 1.5 | 3.0 | 3.7 | μΑ | | | | 5V | | _ | 3 | 5 | 6 | | | | | 2.2V | | _ | 2.4 | 4.0 | 4.6 | | | | IDLE0 Mode – LIRC | 3V | f <sub>SUB</sub> on | _ | 3.0 | 5.0 | 5.7 | μA | | | | 5V | | _ | 5 | 10 | 11 | | | | | 2.2V | | _ | 60 | 120 | 140 | | | I <sub>STB</sub> | | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =2MHz | _ | 70 | 140 | 160 | μA | | | | 5V | | _ | 130 | 260 | 280 | | | | | 2.2V | | _ | 144 | 200 | 240 | | | | IDLE1 Mode – HIRC | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =4MHz | _ | 180 | 250 | 300 | μA | | | | 5V | | | 400 | 600 | 720 | | | | | 2.2V | | | 288 | 400 | 480 | | | | - | 3V | f <sub>SUB</sub> on, f <sub>SYS</sub> =8MHz | _ | 360 | 500 | 600 | μΑ | | | | 5V | | _ | 600 | 800 | 960 | | Note: When using the characteristic table data, the following notes should be taken into consideration: - 1. Any digital inputs are setup in a non-floating condition. - 2. All measurements are taken under conditions of no load and with all peripherals in an off state. - 3. There are no DC current paths. - 4. All Standby Current values are taken after a HALT instruction execution thus stopping all instruction execution. #### A.C. Characteristics For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency and temperature etc., can all exert an influence on the measured values. #### High Speed Internal Oscillator - HIRC - Frequency Accuracy During the program writing operation the writer will trim the HIRC oscillator at a user selected HIRC frequency and user selected voltage of either 3V or 5V. | Symbol | Parameter | | st Conditions | Min. | Tvn | Max. | Unit | |------------------------------------|------------------------------------|------------------------|---------------|---------|-------|--------|-------| | Symbol | Faranietei | <b>V</b> <sub>DD</sub> | Temp. | IVIIII. | Тур. | IVIAX. | Ullit | | | | | 25°C | -1% | 2 | +1% | | | 2MHz Writer Trimmed HIRC Frequency | 3V/5V | -20°C~60°C | -2% | 2 | +2% | | | | | 2MHz Writer Trimmed HIRC Frequency | | -40°C~85°C | -3% | 2 | +3% | MHz | | | | 2.2V~ | 25°C | -6% | 2 | +9% | | | f <sub>HIRC</sub> | | 5.5V | -40°C~85°C | -6% | 2 | +10% | | | | | 3V/5V | 25°C | -1% | 4 | +1% | | | 4MHz Writer Trimmed HIRC Frequency | | 30/50 | -40°C~85°C | -2.5% | 4 | +2.5% | | | | 2.2V~ | 25°C | -2.5% | 4 | +2.5% | MHz | | | | | 5.5V | -40°C~85°C | -3% | 4 | +3% | | Rev. 1.20 14 December 29, 2023 | Symbol | Dovometer | | st Conditions | Min | Turn | May | Unit | |--------------------------------------|------------------------------------|------------------------|---------------|------|------|------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Temp. | Min. | Тур. | Max. | Unit | | | | 3V/5V | 25°C | -1% | 8 | +1% | | | | | 30/30 | -40°C~85°C | -5% | 8 | +2% | | | f <sub>HIRC</sub> 8MHz Writer Trimme | 8MHz Writer Trimmed HIRC Frequency | 2.5V~<br>5.5V | -20°C ~ 60°C | -15% | 8 | +5% | MHz | | | | 2.2V~ | 25°C | -20% | 8 | +3% | | | | | 5.5V | -40°C~85°C | -25% | 8 | +5% | | - Note: 1. The 3V/5V values for $V_{DD}$ are provided as these are the two selectable fixed voltages at which the HIRC frequency is trimmed by the writer. - 2. The row below the 3V/5V trim voltage row is provided to show the values for the full $V_{DD}$ range operating voltage. It is recommended that the trim voltage is fixed at 3V for application voltage ranges from 2.2V to 3.6V and fixed at 5V for application voltage ranges from 3.3V to 5.5V. - 3. The minimum and maximum tolerance values provided in the table are only for the frequency at which the writer trims the HIRC oscillator. After trimming at this chosen specific frequency any change in HIRC oscillator frequency using the oscillator register control bits by the application program will give a frequency tolerance to within ±20%. #### Low Speed Internal Oscillator - LIRC | Symbol | Parameter | Те | Test Conditions | | | Max. | Unit | |--------------------|--------------------|------------------------|-----------------|------|------|--------|-------| | Syllibol | Farameter | <b>V</b> <sub>DD</sub> | Temp. | Min. | Тур. | IVIAX. | Ollit | | £ | LIDC Fraguency | 3V | 25°C | -2% | 32 | +2% | kHz | | TLIRC | LIRC Frequency | 2.2V~5.5V | -40°C~85°C | -7% | 32 | +7% | kHz | | t <sub>START</sub> | LIRC Start-up Time | _ | -40°C~85°C | _ | _ | 100 | μs | #### **Operating Frequency Characteristic Curves** #### **System Start Up Time Characteristics** Ta=-40°C~85°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|-------------------| | | System Start-up Time | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 16 | _ | t <sub>HIRC</sub> | | | (Wake-up from Condition where f <sub>SYS</sub> is off) | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>LIRC</sub> | | t <sub>sst</sub> | T | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _ | 2 | _ | tн | | LSS1 | | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _ | 2 | _ | t <sub>SUB</sub> | | | System Speed Switch Time (FAST to SLOW Mode or SLOW to FAST Mode) | f <sub>HIRC</sub> switches from off→on | _ | 16 | _ | t <sub>HIRC</sub> | Rev. 1.20 15 December 29, 2023 | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------------------------------------------------|--------------------------|---------|------|------|------| | | System Reset Delay Time<br>(Reset source from Power-on reset or LVR<br>Hardware Reset) | RR <sub>POR</sub> =5V/ms | | | | | | t <sub>RSTD</sub> | System Reset Delay Time<br>(LVRC/WDTC Register Software Reset) | _ | 14 16 | 16 | 18 | ms | | | System Reset Delay Time<br>(WDT Overflow Reset) | _ | | | | | | tsreset | Minimum Software Reset Width to Reset | _ | 45 | 90 | 120 | μs | - Note: 1. For the System Start-up time values, whether $f_{SYS}$ is on or off depends upon the mode type and the chosen $f_{SYS}$ system oscillator. Details are provided in the System Operating Modes section. - 2. The time units, shown by the symbols t<sub>HIRC</sub> etc., are the inverse of the corresponding frequency values as provided in the frequency tables. For example, t<sub>HIRC</sub>=1/f<sub>HIRC</sub>, t<sub>SYS</sub>=1/f<sub>SYS</sub> etc. - 3. If the LIRC is used as the system clock and if it is off when in the SLEEP Mode, then an additional LIRC start up time, t<sub>START</sub>, as provided in the LIRC frequency table, must be added to the t<sub>SST</sub> time in the table above. - 4. The System Speed Switch Time is effectively the time taken for the newly activated oscillator to start up. # **Input/Output Characteristics** Ta=-40°C~85°C | Cumbal | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |--------------------|---------------------------------------------|-----------------|----------------------------------------------------------------------|-------------|------|--------------------|------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | IVIII. | Тур. | wax. | Unit | | V <sub>IL</sub> | Input Low Voltage for I/O Ports | 5V | | 0 | _ | 1.5 | V | | VIL | Imput Low Voltage for I/O Forts | _ | _ | 0 | _ | 0.2V <sub>DD</sub> | V | | V <sub>IH</sub> | Input High Voltage for I/O Ports | 5V | | 3.5 | I | 5.0 | V | | VIH | Input riigh voltage for 1/O Ports | _ | _ | $0.8V_{DD}$ | _ | $V_{DD}$ | v | | I <sub>OL</sub> | Sink Current for I/O Ports | 3V | V <sub>OI</sub> =0.1V <sub>DD</sub> | 16 | 32 | _ | mA | | IOL | Sink Current for 1/O Ports | 5V | VOL-O. I VDD | 32 | 65 | _ | ША | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=00B | -0.7 | -1.5 | _ | | | | | 5V | / (n=0, 1, m=0, 2, 4, 6) | -1.5 | -2.9 | _ | | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=01B | -1.3 | -2.5 | _ | | | | Source Current for I/O Ports | 5V | (n=0, 1, m=0, 2, 4, 6) | -2.5 | -5.1 | _ | mA | | Іон | Source Current for 1/O Ports | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=10B | -1.8 | -3.6 | _ | MA | | | | 5V | (n=0, 1, m=0, 2, 4, 6) | -3.6 | -7.3 | _ | | | | | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> ,<br>SLEDCn[m+1:m]=11B | -4 | -8 | _ | | | | | 5V | (n=0, 1, m=0, 2, 4, 6) | -8 | -16 | _ | | | R <sub>PH</sub> | Pull-high Resistance for I/O Ports (1) | 3V | | 20 | 60 | 100 | kΩ | | <b>™</b> PH | Pull-High Resistance for I/O Ports W | 5V | _ | 10 | 30 | 50 | KL2 | | I <sub>LEAK</sub> | Input Leakage Current | 5V | V <sub>IN</sub> =V <sub>DD</sub> or V <sub>IN</sub> =V <sub>SS</sub> | _ | _ | ±1 | μΑ | | t <sub>TCK</sub> | xTM xTCKn Input Pin Minimum Pulse Width | - | _ | 0.3 | _ | _ | μs | | t <sub>TPI</sub> | PTM0 PTP0I Input Pin Minimum Pulse<br>Width | _ | _ | 50 | _ | _ | ns | | f <sub>TMCLK</sub> | PTMn Maximum Timer Clock Source Frequency | 5V | _ | _ | _ | 1 | f <sub>SYS</sub> | Rev. 1.20 December 29, 2023 | Symbol | Parameter | Test Conditions | | Min. | Typ. | Max. | Unit | |------------------|-----------------------------------|-----------------|------------|---------------------------------|------|--------|-------| | | Faiailletei | V <sub>DD</sub> | Conditions | IVIIII. | Typ. | IVIAX. | Ullit | | t <sub>CPW</sub> | PTMn Minimum Capture Pulse Width | _ | _ | t <sub>CPW</sub> <sup>(2)</sup> | _ | _ | μs | | t <sub>INT</sub> | Interrupt Pin Minimum Pulse Width | _ | _ | 10 | _ | _ | μs | Note: 1. The RPH internal pull-high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the R<sub>PH</sub> value. 2. For PTMn: If PTnCAPTS=0, then $t_{CPW}$ =max (2× $t_{TMCLK}$ , $t_{TPI,max}$ ) If PTnCAPTS=1, then $t_{CPW}$ =max (2× $t_{TMCLK}$ , $t_{TCK,max}$ ) Ex1: If PTnCAPTS=0, $f_{TMCLK}$ =16MHz, $t_{TPI}$ =0.3 $\mu$ s, then $t_{CPW}$ =max (0.125 $\mu$ s, 0.3 $\mu$ s)=0.3 $\mu$ s Ex2: If PTnCAPTS=1, f<sub>TMCLK</sub>=16MHz, t<sub>TCK</sub>=0.3μs, then t<sub>CPW</sub>=max (0.125μs, 0.3μs)=0.3μs Ex3: If PTnCAPTS=0, $f_{TMCLK}$ =8MHz, $t_{TPI}$ =0.3 $\mu$ s, then $t_{CPW}$ =max (0.25 $\mu$ s, 0.3 $\mu$ s)=0.3 $\mu$ s Ex4: If PTnCAPTS=0, $f_{TMCLK}$ =4MHz, $t_{TPI}$ =0.3 $\mu$ s, then $t_{CPW}$ =max (0.5 $\mu$ s, 0.3 $\mu$ s)=0.5 $\mu$ s Where $t_{TMCLK}=1/f_{TMCLK}$ # **Memory Characteristics** Ta=-40°C~85°C, unless otherwise specified | Comple ed | Domonoston. | | Test Conditions | Min | T | Marr | I I m ! 4 | |-------------------|-------------------------------------------------------------------|-----------------|-----------------|--------------------|------|-------------|--------------------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | V <sub>RW</sub> | V <sub>DD</sub> for Read/Write | _ | _ | $V_{\text{DDmin}}$ | _ | $V_{DDmax}$ | V | | Flash Pr | ogram Memory | | | | | | | | | Write Time | _ | FWERTS bit=0 | _ | 2.2 | 2.7 | ms | | t <sub>FWR</sub> | write fille | _ | FWERTS bit=1 | _ | 3.0 | 3.6 | ms | | | Frase Time | _ | FWERTS bit=0 | _ | 3.2 | 3.9 | ms | | t <sub>FER</sub> | Erase Time | _ | FWERTS bit=1 | _ | 3.7 | 4.5 | ms | | E <sub>P</sub> | Cell Endurance | _ | _ | 100K | _ | _ | E/W | | t <sub>RETD</sub> | ROM Data Retention Time | _ | Ta=25°C | _ | 40 | _ | Year | | t <sub>ACTV</sub> | ROM Activation Time – Wake-up from Power Down Mode <sup>(1)</sup> | _ | _ | 32 | _ | 64 | μs | | Data EEI | PROM Memory | | | | | | | | | Write Time (byte mode) | _ | _ | _ | 5.4 | 6.6 | ms | | t <sub>EEWR</sub> | Write Time (page mode) | _ | _ | _ | 2.2 | 2.7 | ms | | t <sub>EEER</sub> | Erase Time | _ | _ | _ | 3.2 | 3.9 | ms | | E <sub>P</sub> | Cell Endurance | _ | _ | 100K | _ | _ | E/W <sup>(2)</sup> | | t <sub>RETD</sub> | ROM Data Retention Time | _ | Ta=25°C | _ | 40 | _ | Year | | RAM Dat | a Memory | | | | | | | | $V_{DR}$ | RAM Data Retention Voltage | _ | _ | 1.0 | _ | _ | V | Note: 1. The ROM activation time t<sub>ACTV</sub> should be added when calculating the total system start-up time of a wakeup from the power down mode. 2. "E/W" means Erase/Write times. Rev. 1.20 17 December 29, 2023 # **LVD & LVR Electrical Characteristics** Ta=-40°C~85°C | Symbol | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |-------------------|----------------------------------------|---------------------------------|-----------------------------------------------|---------|------|--------|-------| | Symbol | Farameter | $V_{\text{DD}}$ | Conditions | IVIIII. | Тур. | IVIAX. | Ullit | | V <sub>LVR</sub> | Low Voltage Reset Voltage | _ | LVR enable | -5% | 2.1 | +5% | V | | | | | LVD enable, voltage select<br>LVDIN pin=1.23V | -10% | 1.23 | +10% | | | | | | LVD enable, voltage select 2.2V | | 2.2 | | | | | | | LVD enable, voltage select 2.4V | | 2.4 | | | | V <sub>LVD</sub> | Low Voltage Detection Voltage | _ | LVD enable, voltage select 2.7V | | 2.7 | | V | | | | | LVD enable, voltage select 3.0V | -5% | 3.0 | +5% | | | | | | LVD enable, voltage select 3.3V | | 3.3 | | | | | | LVD enable, voltage select 3.6V | 3.6 | | | | | | | | | LVD enable, voltage select 4.0V | | 4.0 | | | | | | 3V | LVD enable, LVR enable, | _ | ı | 18 | μA | | ILVRLVDBG | Operating Current | 5V | VBGEN=0 | _ | 20 | 25 | μΑ | | ILVRLVDBG | Operating Current | 3V | LVD enable, LVR enable, | _ | - | 150 | μA | | | | 5V | VBGEN=1 | _ | 180 | 200 | μΑ | | t <sub>LVDS</sub> | LVDO Stable Time | _ | For LVR enable, VBGEN=0,<br>LVD off→on | _ | _ | 18 | μs | | | | | TLVR[1:0]=00B | 120 | 240 | 480 | μs | | t <sub>LVR</sub> | Minimum Low Voltage Width to | | TLVR[1:0]=01B | 0.5 | 1.0 | 2.0 | | | LLVR | Reset | _ | TLVR[1:0]=10B | 1 | 2 | 4 | ms | | | | | TLVR[1:0]=11B | 2 | 4 | 8 | | | t <sub>LVD</sub> | Minimum Low Voltage Width to Interrupt | _ | _ | 60 | 120 | 240 | μs | | I <sub>LVR</sub> | Additional Current for LVR Enable | | LVD disable, VBGEN=0 | | | 24 | μΑ | Note: If $V_{\text{LVD}}$ =1.23V, it is used to detect the LVDIN pin input voltage. Other $V_{\text{LVD}}$ choices are used to detect the power supply $V_{\text{DD}}$ . # **Internal Reference Voltage Characteristics** Ta=-40°C~85°C | Symbol | Parameter | | Test Conditions | Min. | Typ. | Max. | Unit | |----------|---------------------------|------------------------|-----------------|---------|------|--------|-------| | Syllibol | Farameter | <b>V</b> <sub>DD</sub> | Conditions | IVIIII. | Typ. | IVIAA. | Oilit | | $V_{BG}$ | Bandgap Reference Voltage | _ | _ | -5% | 1.23 | +5% | V | Note: The $V_{\text{\footnotesize BG}}$ voltage is used as the A/D converter internal signal input. #### A/D Converter Electrical Characteristics Ta=-40°C~85°C | Cumbal | Parameter | | Test Conditions | Min. | Tun | Max. | Unit | |------------------|----------------------------|------------------------|--------------------------------------------------------------|-------|------|------------------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | WIII. | Тур. | IVIAX. | | | V <sub>ADI</sub> | Input Voltage | _ | _ | 0 | _ | V <sub>REF</sub> | V | | V <sub>REF</sub> | Reference Voltage | _ | _ | 2 | _ | V <sub>DD</sub> | V | | N <sub>R</sub> | Resolution | _ | _ | _ | _ | 12 | Bit | | DNL | Differential Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs | -3 | _ | 3 | LSB | | INL | Integral Non-linearity | _ | V <sub>REF</sub> =V <sub>DD</sub> , t <sub>ADCK</sub> =0.5µs | -4 | _ | 4 | LSB | Rev. 1.20 18 December 29, 2023 | Coursels all | Downwater | | Test Conditions | Min | T | Marr | I I m ! 4 | |--------------------------------------------------------------|---------------------------------------------------------|-----------------------------------|-----------------|------|------|------|-------------------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | | Additional Current for A/D Convertor | 2.2V | | _ | 300 | 420 | | | I <sub>ADC</sub> Additional Current for A/D Converter Enable | 3V | No load, t <sub>ADCK</sub> =0.5µs | _ | 340 | 500 | μΑ | | | | Litable | 5V | | _ | 500 | 700 | | | t <sub>ADCK</sub> | Clock Period | _ | _ | 0.5 | _ | 10.0 | μs | | t <sub>ON2ST</sub> | A/D Converter On-to-Start Time | _ | _ | 4 | _ | _ | μs | | t <sub>ADC</sub> | Conversion Time<br>(Including A/D Sample and Hold Time) | _ | _ | _ | 16 | _ | t <sub>ADCK</sub> | # **Power Line Transceiver Electrical Characteristics** #### **Comparator Characteristics** Ta=-40°C~85°C | Comple of | Downworton | | Test Conditions | Min | T | Marr | I I m ! 4 | |------------------|-----------------------------------|------------------------|---------------------------------------------------|------|------|--------------------|-----------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | | | 3V | No load, | | 1 | 5 | | | | | 5V | PLTCmIS[1:0]=00B (m=0, 1) | - | 1 | 5 | | | | | 3V | No load, | _ | 14 | 30 | | | | Additional Current for Comparator | 5V | PLTCmIS[1:0]=01B (m=0, 1) | _ | 14 | 30 | | | I <sub>CMP</sub> | Enable | 3V | No load, | _ | 36 | 65 | μA | | | | 5V | PLTCmIS[1:0]=10B (m=0, 1) | _ | 36 | 65 | | | | | 3V | No load, | _ | 58 | 110 | | | | | 5V | PLTCmIS[1:0]=11B (m=0, 1) | _ | 58 | 110 | | | | Comparator Input Offset Voltage | 3V | Without calibration | -10 | _ | +10 | | | Vos | | 5V | PLTCmOF[4:0]=10000B,<br>PLTCmIS[1:0]=00B (m=0, 1) | -10 | _ | +10 | mV | | | | 3V | With calibration | -4 | _ | +4 | | | | | 5V | With Calibration | -4 | _ | +4 | | | V <sub>CM</sub> | Common Mode Voltage Range | _ | _ | Vss | _ | V <sub>DD</sub> -1 | V | | | | 3V | PLTCmHYS[1:0]=00B, | 0 | 0 | 5 | | | | | 5V | PLTCmIS[1:0]=00B (m=0, 1) | 0 | 0 | 5 | | | | | 3V | PLTCmHYS[1:0]=01B, | 20 | 40 | 60 | | | ,, | Lhyatarasia | 5V | PLTCmIS[1:0]=01B (m=0, 1) | 20 | 40 | 60 | mV | | V <sub>HYS</sub> | Hysteresis | 3V | PLTCmHYS[1:0]=10B, | 50 | 100 | 150 | | | | | 5V | PLTCmIS[1:0]=10B (m=0, 1) | 50 | 100 | 150 | | | | | 3V | PLTCmHYS[1:0]=11B, | 80 | 160 | 240 | | | | | 5V | PLTCmIS[1:0]=11B (m=0, 1) | 80 | 160 | 240 | | Note: All the above parameters are measured under condition of comparator input voltage=(V<sub>DD</sub>-1)/2 and remain constant. Rev. 1.20 19 December 29, 2023 # **Operational Amplifier Characteristics** Ta=-40°C~85°C | Courselle and | Downwoodow | | Test Conditions | Min | T | May | I I m ! 4 | |-----------------|------------------------------|-----------------|----------------------------------------------------------------|-------------------------|-------|----------------------|-----------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | IOPA | Operating Current | 5V | PLTABW=0, no load | _ | 80 | 128 | | | IOPA | Operating Current | 30 | PLTABW=1, no load | _ | 200 | 320 | μA | | Vos | Input Offset Voltage | | Without calibration PLTAOF[5:0]=100000B | -15 | _ | 15 | mV | | | | | With calibration | -2 | _ | 2 | | | los | Input Offset Current | 5V | V <sub>IN</sub> =1/2 V <sub>CM</sub> | _ | 1 | 10 | nA | | V <sub>СМ</sub> | Common Mode Voltage Range | 5V | PLTABW=0 or 1 | | _ | V <sub>DD</sub> - | V | | PSRR | Power Supply Rejection Ratio | 5V | PLTABW=0 or 1 | 50 | 70 | _ | dB | | CMRR | Common Mode Rejection Ratio | 5V | / PLTABW=0 or 1 | | 80 | _ | dB | | Aol | Open Loop Gain | 5V | PLTABW=0 or 1 | 60 | 80 | _ | dB | | SR | Slew Rate | 5V | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=0 | 180 | 500 | _ | V/ms | | SK | Siew Rate | ον | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=1 | 600 | 1800 | _ | V/IIIS | | CDW | Cain Dan duidh | 5V | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=0 | 400 | 600 | _ | kHz | | GBW | Gain Bandwidth | οV | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=1 | 1300 | 2000 | _ | KHZ | | V <sub>OR</sub> | Maximum Output Voltage Range | 5V | PLTABW=0 or 1,<br>R <sub>LOAD</sub> =5kΩ to V <sub>DD</sub> /2 | V <sub>SS</sub><br>+210 | _ | V <sub>DD</sub> -230 | mV | | Isc | Output Short Circuit Current | 5V | R <sub>LOAD</sub> =5.1Ω, PLTABW=0 or 1 | ±8.5 | ±20.0 | _ | mA | Note: These parameters are characterized but not tested. Ta=-40°C~85°C | Cumbal | Parameter | | Test Conditions | Min. | Tren | May | Unit | |------------------|------------------------------|------------------------|--------------------------------------------------------------|-------|------|-------------------|--------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | WIII. | Тур. | Max. | Unit | | | Operating Current | 2.2V | PLTABW=0, no load | _ | 80 | 128 | | | I <sub>OPA</sub> | Operating Current | ~5.5V | PLTABW=1, no load | _ | 200 | 320 µA | | | Vos | Input Offset Voltage | 2.2V<br>~5.5V | Without calibration<br>PLTAOF[5:0]=100000B | -15 | _ | 15 | mV | | | | ~3.5v | With calibration | -2 | _ | 2 | | | los | Input Offset Current | 2.2V<br>~5.5V | \\/\n\-1/2\\/\o\ | | 1 | 10 | nA | | V <sub>CM</sub> | Common Mode Voltage Range | 2.2V<br>~5.5V | PLTABW=0 or 1 | Vss | _ | V <sub>DD</sub> - | V | | PSRR | Power Supply Rejection Ratio | 2.2V<br>~5.5V | PLTABW=0 or 1 | 50 | 70 | _ | dB | | CMRR | Common Mode Rejection Ratio | 2.2V<br>~5.5V | PLTABW=0 or 1 | 50 | 80 | _ | dB | | A <sub>OL</sub> | Open Loop Gain | 2.2V<br>~5.5V | PLTABW=0 or 1 | 60 | 80 | _ | dB | | SR | | | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=0 | 180 | 500 | _ | V/ms | | SK . | Slew Rate | ~5.5V | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=1 | 600 | 1800 | _ | V/IIIS | Rev. 1.20 20 December 29, 2023 | Council of | Parameter | | Test Conditions | Min | T | Marr | Unit | |------------|------------------------------|------------------------|----------------------------------------------------------------|-------------------------|------|-------------------------|------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | Min. | Тур. | Max. | | | CDW | BW Gain Bandwidth | 2.2V | R <sub>LOAD</sub> =1MΩ, C <sub>LOAD</sub> =60pF,<br>PLTABW=0 | 250 | 600 | _ | kHz | | GBW | | ~5.5V | $R_{LOAD}$ =1M $\Omega$ , $C_{LOAD}$ =60pF, $PLTABW$ =1 | 800 | 2000 | _ | | | Vor | Maximum Output Voltage Range | 2.2V<br>~5.5V | PLTABW=0 or 1,<br>R <sub>LOAD</sub> =5kΩ to V <sub>DD</sub> /2 | V <sub>SS</sub><br>+210 | _ | V <sub>DD</sub><br>-230 | mV | | Isc | Output Short Circuit Current | 2.2V<br>~5.5V | R <sub>LOAD</sub> =5.1Ω,<br>PLTABW=0 or 1 | ±2 | ±20 | _ | mA | Note: These parameters are characterized but not tested. #### **D/A Converter Electrical Characteristics** Ta=-40°C~85°C | Cumbal | Parameter | | Test Conditions | Min. | Tim | Max. | Unit | |-------------------|-----------------------------------------------------------|-----------------|--------------------------------------------|-------------------------|------|-----------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | win. | Тур. | wax. | Unit | | V <sub>DACO</sub> | Output Voltage Range | _ | _ | V <sub>SS</sub><br>+0.1 | _ | V <sub>REF</sub> -0.1 | V | | V <sub>REF</sub> | Reference Voltage | _ | _ | 2 | _ | $V_{DD}$ | V | | | | | PLTnDACC[4:3]=00<br>PLTnDACC[1:0]=01 or 10 | _ | 3 | 6 | | | | | 3V | PLTnDACC[4:3]=00<br>PLTnDACC[1:0]=11 | _ | 6 | 12 | | | | Additional Current for D/A Converter Enable (DAC0 & DAC1) | 30 | PLTnDACC[4:3]=10<br>PLTnDACC[1:0]=10 | _ | 5.6 | 11.2 | | | | | | PLTnDACC[4:3]=11<br>PLTnDACC[1:0]=11 | _ | 7.2 | 14.4 | μA | | I <sub>DAC</sub> | | 5V | PLTnDACC[4:3]=00<br>PLTnDACC[1:0]=01 or 10 | _ | 5 | 10 | | | | | | PLTnDACC[4:3]=00<br>PLTnDACC[1:0]=11 | _ | 10 | 20 | | | | | | PLTnDACC[4:3]=10<br>PLTnDACC[1:0]=10 | _ | 6.6 | 13.2 | | | | | | PLTnDACC[4:3]=11<br>PLTnDACC[1:0]=11 | _ | 8.2 | 16.4 | | | | Additional Current for D/A Converter | 3V | _ | _ | _ | 360 | μA | | | Enable (DAC2) | 5V | _ | _ | _ | 600 | μΑ | | t <sub>ST</sub> | Settling Time | 3V | C================================ | _ | | 5 | | | LSI | Setting Time | 5V | 5V C <sub>LOAD</sub> =50pF | | _ | 5 | μs | | DNL | Differential Non-linearity | 3V | V <sub>REF</sub> =V <sub>DD</sub> | | _ | +1 | LSB | | DINL | Differential Noti-illicanty | 5V | V KEF V DU | -1 | _ | +1 | LOD | | INL | Integral Non-linearity | 3V | V <sub>REF</sub> =V <sub>DD</sub> | -1.5 | _ | +1.5 | LSB | | | Integral Hori integrity | 5V | V KEF V DU | -1.5 | | +1.5 | LOD | Rev. 1.20 21 December 29, 2023 #### **LDO Electrical Characteristics** $V_{\text{IN}}\text{=}(V_{\text{OUT}}\text{+}2V),\,Ta\text{=}25^{\circ}\text{C}$ and $C_{\text{OUT}}\text{=}10\mu F^{(1)},$ unless otherwise specified | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------|-------|-------|-------|--------| | V <sub>IN</sub> | Input Voltage(2) | V <sub>OUT</sub> =3.3V, no load | 5.3 | _ | 42 | V | | V <sub>оит</sub> | Output Voltage | V <sub>OUT</sub> =3.3V, I <sub>OUT</sub> =1mA | 3.201 | 3.300 | 3.399 | V | | 1 | Output Current | V <sub>IN</sub> =10V, ΔV <sub>OUT</sub> =-3% | 60 | _ | _ | mA | | Гоит | Output Current | V <sub>IN</sub> =7V, ΔV <sub>OUT</sub> =-3% | 30 | | | mA | | $\Delta V_{\text{OUT}}$ | Output Voltage Tolerance | 1mA≤l <sub>OUT</sub> ≤10mA | _ | 15 | 45 | mV | | Iss | Quiescent Current | I <sub>OUT</sub> =0mA (excluding resistor divider current) | _ | 2.5 | 4.0 | μΑ | | $\frac{\Delta V_{\text{OUT}}}{(\Delta V_{\text{IN}} \times V_{\text{OUT}})}$ | Line Regulation | (V <sub>OUT</sub> +2V)≤V <sub>IN</sub> ≤42V, I <sub>OUT</sub> =1mA | _ | 0.1 | 0.2 | %/V | | $\frac{\Delta V_{OUT}}{(\Delta T_a \times V_{OUT})}$ | Temperature Coefficient | I <sub>оит</sub> =1mA, -40°С<Та< 85°С | _ | ±100 | _ | ppm/°C | Note: 1. $C_{OUT}$ ranges from $10\mu F$ to $100\mu F$ E-CAP in applications. 2. The input voltage minus the output voltage that produces a 2% change in the output voltage from the value at $V_{IN}=V_{OUT}+2V$ with a fixed load. #### **Resistor Divider Electrical Characteristics** Ta=25°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------------------|--------------------------|--------------------------|--------|--------|--------|------| | V <sub>RXOUT</sub> /V <sub>TRX</sub> | Divided Ratio | V <sub>TRX</sub> =5V~42V | 0.0647 | 0.0667 | 0.0686 | _ | | ID | Divided Resistor Current | V <sub>TRX</sub> =24V | _ | 10 | 12 | μA | #### 42V High-Side NMOS Electrical Characteristics Ta=25°C | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------------|-------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>SINK</sub> | NMOS Driving Capability | V <sub>TRX</sub> =3.2V, V <sub>TXIN</sub> =3V, V <sub>IS</sub> =0.2V, measure I (V <sub>TRX</sub> ) | 250 | _ | _ | mA | | I <sub>TXIN_LEAK</sub> | NMOS Gate Current | V <sub>TXIN</sub> =5.5V, measure I (V <sub>TXIN</sub> ) | _ | _ | 0.1 | μΑ | | I <sub>IS_LEAK</sub> | NMOS Off Current | V <sub>TRX</sub> =42V, V <sub>TXIN</sub> =0V, V <sub>IS</sub> =0V, measure I (V <sub>IS</sub> ) | _ | _ | 1 | μΑ | #### **Power-on Reset Characteristics** Ta=-40°C~85°C | Symbol | Parameter | Te | est Conditions | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------------------------------------------|------------------------|----------------|-------|------|--------|-------| | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Conditions | WIII. | тур. | IVIAX. | Ullit | | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset | _ | _ | _ | _ | 100 | mV | | RR <sub>POR</sub> | V <sub>DD</sub> Rising Rate to Ensure Power-on Reset | _ | _ | 0.035 | _ | _ | V/ms | | t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset | _ | _ | 1 | _ | _ | ms | Rev. 1.20 22 December 29, 2023 # **System Architecture** A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The device takes advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one or two cycles for most of the standard or extended instructions respectively. The exceptions to these are branch or call instructions which need one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O and A/D control system with maximum reliability and flexibility. This makes the device suitable for low-cost, high-volume production for controller applications. #### **Clocking and Pipelining** The main system clock, derived from either an HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute. For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications. **System Clocking and Pipelining** Rev. 1.20 23 December 29, 2023 Instruction Fetching #### **Program Counter** During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demands a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program. When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. | Program Counter | | | | | |-----------------|----------------|--|--|--| | High Byte | Low Byte (PCL) | | | | | PC11~PC8 | PCL7~PCL0 | | | | **Program Counter** The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch. #### **Program Counter Read Registers** The Program Counter Read registers are a read only register pair for reading the program counter value which indicates the current program execution address. Read the low byte register first then the high byte register. Reading the low byte register, PCRL, will read the low byte data of the current program execution address, and place the high byte data of the program counter into the 8-bit PCRH buffer. Then reading the PCRH register will read the corresponding data from the 8-bit PCRH buffer. The following example shows how to read the current program execution address. When the current program execution address is 123H, the steps to execute the instructions are as follows: - (1) MOV A, PCRL → the ACC value is 23H, and the PCRH value is 01H; MOV A, PCRH → the ACC value is 01H. - (2) LMOV A, PCRL → the ACC value is 23H, and the PCRH value is 01H; LMOV A, PCRH → the ACC value is 01H. Rev. 1.20 24 December 29, 2023 #### PCRL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Low byte register bit $7 \sim \text{bit } 0$ #### PCRH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-----|-----|----|----| | Name | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | R/W | _ | _ | _ | _ | R | R | R | R | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~0 **D11~D8**: High byte register bit 11 ~ bit 8 #### **Stack** This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is organized into 8 levels and neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, STKPTR[2:0]. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack and the Stack Pointer is increased by one. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack and the Stack Pointer is decreased by one. After a device reset or when the stack is full, the Stack Pointer will point to the top of the stack with a value of 00H. If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching. Rev. 1.20 25 December 29, 2023 If the stack is overflow, the first Program Counter save in the stack will be lost. #### STKPTR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|---|---|---|---|----|----|----| | Name | OSF | _ | _ | _ | _ | D2 | D1 | D0 | | R/W | R/W | _ | _ | _ | _ | R | R | R | | POR | 0 | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7 **OSF**: Stack overflow flag 0: No stack overflow occurred 1: Stack overflow occurred When the stack is full and a CALL instruction is executed or when the stack is empty and a RET instruction is executed, the OSF bit will be set high. The OSF bit is cleared only by software and cannot be reset automatically by hardware. Bit 6~3 Unimplemented, read as "0" Bit $2\sim 0$ **D2\simD0**: Stack pointer register The following example shows how the Stack Pointer and Stack Overflow Flag change when program branching conditions occur. (1) When the CALL subroutine instruction is executed 9 times continuously and the RET instruction is not executed during the period, the corresponding changes of the STKPTR[2:0] and OSF bits are as follows: | CALL Execution Times | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |-----------------------|---|---|---|---|---|---|---|---|---|---| | STKPTR[2:0] Bit Value | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | | OSF Bit Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | - (2) When the OSF bit is set high and not cleared, it will remain high no matter how many times the RET instruction is executed. - (3) When the stack is empty, the RET instruction is executed 8 times continuously, the corresponding changes of the STKPTR[2:0] and OSF bits are as follows: | RET Execution Times | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |-----------------------|---|---|---|---|---|---|---|---|---| | STKPTR[2:0] Bit Value | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSF Bit Value | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### Arithmetic and Logic Unit - ALU The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to Rev. 1.20 26 December 29, 2023 reflect these changes. The ALU supports the following functions: • Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA LADD, LADDM, LADC, LADCM, LSUB, LSUBM, LSBC, LSBCM, LDAA · Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA LAND, LOR, LXOR, LANDM, LORM, LXORM, LCPL, LCPLA • Rotation: RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC LRR, LRRA, LRRCA, LRRC, LRLA, LRL, LRLCA, LRLC • Increment and Decrement: INCA, INC, DECA, DEC LINCA, LINC, LDECA, LDEC · Branch decision: JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI LSZ, LSZA, LSNZ, LSIZ, LSDZ, LSIZA, LSDZA ## **Flash Program Memory** The Program Memory is the location where the user code or program is stored. For the device the Program Memory is Flash type, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device. By using the appropriate programming tools, the Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating. #### **Structure** The Program Memory has a capacity of 4K×16 bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register. **Program Memory Structure** Rev. 1.20 27 December 29, 2023 #### **Special Vectors** Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution. #### Look-up Table Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer registers, TBLP and TBHP. These registers define the total address of the look-up table. After setting up the table pointer, the table data can be retrieved from the Program Memory using the corresponding table read instruction such as "TABRD [m]" or "TABRDL [m]" respectively when the memory [m] is located in Sector 0. If the memory [m] is located in other sectors, the data can be retrieved from the program memory using the corresponding extended table read instruction such as "LTABRD [m]" or "LTABRDL [m]" respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. The accompanying diagram illustrates the addressing data flow of the look-up table. #### **Table Program Example** The following example shows how the table pointer and table data is defined and retrieved from the microcontroller. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "0F00H" which refers to the start address of the last page within the 4K Program Memory of the device. The table pointer low byte register is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "0F06H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the first address specified by TBLP and TBHP if the "TABRD [m]" or "LTABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" or "LTABRD [m]" instruction is executed. Because the TBLH register is a read/write register and can be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule, it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation. Rev. 1.20 28 December 29, 2023 #### **Table Read Program Example** ``` tempreg1 db ? ; temporary register #1 tempreg2 db ? ; temporary register #2 mov a,06h ; initialise low table pointer - note that this address is referenced mov tblp,a ; to the last page or the page that tbhp pointed mov a,OFh ; initialise high table pointer mov tbhp, a tabrd tempreg1 ; transfers value in table referenced by table pointer data at program ; memory address "OF06H" transferred to tempreg1 and TBLH dec tblp ; reduce value of table pointer by one ; transfers value in table referenced by table pointer data at program tabrd tempreg2 ; memory address "OFO5H" transferred to tempreg2 and TBLH in this ; example the data "1AH" is transferred to tempreg1 and data "OFH" to ; register tempreg2 org OFOOh ; sets initial address of program memory dc 00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh ``` # In Circuit Programming - ICP The provision of Flash Type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, a means of programming the microcontroller in-circuit has provided using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device. | The Holtek Flash MCU to Writer Programming Pin correspondence table is as follow | The Holtek Flash MCU to | Writer Programming Pin corres | spondence table is as follows: | |----------------------------------------------------------------------------------|-------------------------|-------------------------------|--------------------------------| |----------------------------------------------------------------------------------|-------------------------|-------------------------------|--------------------------------| | Holtek Writer Pins | MCU Programming Pins | Pin Description | |--------------------|----------------------|---------------------------------| | ICPDA | PA0 | Programming Serial Data/Address | | ICPCK | PA2 | Programming Clock | | VDD | VDD | Power Supply | | VSS | VSS | Ground | The Program Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply. The technical details regarding the incircuit programming of the device is beyond the scope of this document and will be supplied in supplementary literature. During the programming process, taking control of the ICPDA and ICPCK pins for data and clock programming purposes. The user must there take care to ensure that no other outputs are connected to these two pins. Note: \* may be resistor or capacitor. The resistance of \* must be greater than $1k\Omega$ or the capacitance of \* must be less than 1nF. #### On Chip Debug Support - OCDS An EV chip exists for the purposes of device emulation. This EV chip device also provides an "On-Chip Debug" function to debug the real MCU device during the development process. The EV chip and the real MCU device are almost functionally compatible except for "On-Chip Debug" function. Users can use the EV chip device to emulate the real chip device behavior by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/output pin while the OCDSCK pin is the OCDS clock input pin. When users use the EV chip for debugging, other functions which are shared with the OCDSDA and OCDSCK pins in the device will have no effect in the EV chip. However, the two OCDS pins which are pin-shared with the ICP programming pins are still used as the Flash Memory programming pins for ICP. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide". | Holtek e-Link Pins | EV Chip Pins | Pin Description | |--------------------|--------------|-------------------------------------------------| | OCDSDA | OCDSDA | On-Chip Debug Support Data/Address input/output | | OCDSCK | OCDSCK | On-Chip Debug Support Clock input | | VDD | VDD | Power Supply | | VSS | VSS | Ground | #### In Application Programming – IAP Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. The provision of IAP function offers users the convenience of Flash Memory multi-programming features. The convenience of the IAP function is that it can execute the updated program procedure using its internal firmware, without requiring an external Program Writer or PC. In addition, the IAP interface can also be any type of communication protocol, such as UART, using I/O pins. Regarding the internal firmware, the user can select versions provided by Holtek or create their own. The following section illustrates the procedures regarding how to implement the IAP firmware. #### Flash Memory Read/Write Size The Flash memory Erase and Write operations are carried out in a page format while the Read operation is carried out in a word format. The page size and write buffer size are both assigned with a capacity of 32 words. Note that the Erase operation should be executed before the Write operation is executed. Rev. 1.20 30 December 29, 2023 When the Flash Memory Erase/Write Function is successfully enabled, the CFWEN bit will be set high. When the CFWEN bit is set high, the data can be written into the write buffer. The FWT bit is used to initiate the write process and then indicate the write operation status. This bit is set high by application programs to initiate a write process and will be cleared by hardware if the write process is finished. The Read operation can be carried out by executing a specific read procedure. The FRDEN bit is used to enable the read function and the FRD bit is used to initiate the read process by application programs and then indicate the read operation status. When the read process is finished, this bit will be cleared by hardware. | Operations | Format | | | | | | |---------------------------------------------|---------------|--|--|--|--|--| | Erase | 32 words/page | | | | | | | Write | 32 words/time | | | | | | | Read | 1 word/time | | | | | | | Note: Page size=Write buffer size=32 words. | | | | | | | IAP Read/Erase/Write Format | Page | FARH | FARL [7:5] | FARL [4:0] | |------|-----------|------------|-------------| | 0 | 0000 0000 | 000 | | | 1 | 0000 0000 | 001 | | | 2 | 0000 0000 | 010 | | | 3 | 0000 0000 | 011 | | | 4 | 0000 0000 | 100 | | | 5 | 0000 0000 | 101 | | | 6 | 0000 0000 | 110 | Tag Address | | 7 | 0000 0000 | 111 | rag Address | | 8 | 0000 0001 | 000 | | | 9 | 0000 0001 | 001 | | | : | : | : | | | : | : | : | | | 126 | 0000 1111 | 110 | | | 127 | 0000 1111 | 111 | | Page Number and Address Selection Flash Memory IAP Read/Write Structure Rev. 1.20 31 December 29, 2023 #### Write Buffer The write buffer is used to store the written data temporarily when executing the write operation. The Write Buffer can be filled with written data after the Flash Memory Erase/Write Function has been successfully enabled by executing the Flash Memory Erase/Write Function Enable procedure. The write buffer can be cleared by configuring the CLWB bit in the FC2 register. The CLWB bit can be set high to enable the Clear Write Buffer procedure. When the procedure is finished this bit will be cleared to low by the hardware. It is recommended that the write buffer should be cleared by setting the CLWB bit high before the write buffer is used for the first time or when the data in the write buffer is updated. The write buffer size is 32 words corresponding to a page. The write buffer address is mapped to a specific Flash memory page specified by the memory address bits, FA11~FA5. The data written into the FD0L and FD0H registers will be loaded into the write buffer. When data is written into the high byte data register, FD0H, it will result in the data stored in the high and low byte data registers both being written into the write buffer. It will also cause the flash memory address to be incremented by one, after which the new address will be loaded into the FARH and FARL address registers. When the flash memory address reaches the page boundary, 11111b of a page with 32 words, the address will now not be incremented but will stop at the last address of the page. At this point a new page address should be specified for any other erase/write operations. After a write process is finished, the write buffer will automatically be cleared by the hardware. Note that the write buffer should be cleared manually by the application program when the data written into the flash memory is incorrect in the data verification step. The data should again be written into the write buffer after the write buffer has been cleared when the data is found to be incorrect during the data verification step. #### **IAP Flash Program Memory Registers** There are two address registers, four 16-bit data registers and three control registers. All the registers are located in Sector 1. Read and Write operations to the Flash memory are carried out using 16-bit data operations using the address and data registers and the control register. Several registers control the overall operation of the internal Flash Program Memory. The address registers are named FARL and FARH, the data registers are named FDnL and FDnH and the control registers are named FC0, FC1 and FC2. | Register | | | | В | it | | | | |----------|-------|-------|-------|-------|-------|------|--------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FC0 | CFWEN | FMOD2 | FMOD1 | FMOD0 | FWPEN | FWT | FRDEN | FRD | | FC1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FC2 | _ | _ | _ | _ | _ | _ | FWERTS | CLWB | | FARL | FA7 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | | FARH | _ | _ | _ | _ | FA11 | FA10 | FA9 | FA8 | | FD0L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD0H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD1L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD1H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD2L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD2H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD3L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD3H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | IAP Register List Rev. 1.20 32 December 29, 2023 #### FARL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | FA7 | FA6 | FA5 | FA4 | FA3 | FA2 | FA1 | FA0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **FA7~FA0**: Flash memory address bit $7 \sim \text{bit } 0$ #### FARH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|-----|-----| | Name | _ | _ | _ | _ | FA11 | FA10 | FA9 | FA8 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" FA11~FA8: Flash memory address bit 11 ~ bit 8 Bit 3~0 #### FD0L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: The first Flash memory data word bit $7 \sim \text{bit } 0$ > Note that data written into the low byte data register FD0L will only be stored in the FD0L register and not loaded into the lower 8-bit write buffer. #### • FD0H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: The first Flash memory data word bit 15 ~ bit 8 > Note that when 8-bit data is written into the high byte data register FD0H, the whole 16 bits of data stored in the FD0H and FD0L registers will simultaneously be loaded into the 16-bit write buffer after which the contents of the Flash memory address register pair, FARH and FARL, will be incremented by one. #### • FD1L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: The second Flash memory data word bit $7 \sim \text{bit } 0$ #### • FD1H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 D15~D8: The second Flash memory data word bit 15 ~ bit 8 Rev. 1.20 33 December 29, 2023 #### • FD2L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: The third Flash memory data word bit $7 \sim \text{bit } 0$ #### FD2H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim0$ **D15\simD8**: The third Flash memory data word bit $15\sim$ bit 8 #### • FD3L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7~D0**: The fourth Flash memory data word bit $7 \sim$ bit 0 #### FD3H Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D15~D8**: The fourth Flash memory data word bit $15 \sim$ bit 8 #### • FC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-----|-------|-----| | Name | CFWEN | FMOD2 | FMOD1 | FMOD0 | FWPEN | FWT | FRDEN | FRD | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **CFWEN**: Flash Memory Erase/Write enable control 0: Flash memory erase/write function is disabled 1: Flash memory erase/write function has been successfully enabled When this bit is cleared to 0 by application program, the Flash memory write function is disabled. Note that writing a "1" into this bit results in no action. This bit is used to indicate the Flash memory write function status. When this bit is set to 1 by the hardware, it means that the Flash memory write function is enabled successfully. Otherwise, the Flash memory write function is disabled if the bit is zero. Bit 6~4 FMOD2~FMOD0: Flash memory mode selection 000: Write Mode 001: Page Erase Mode 010: Reserved 011: Read Mode 100: Reserved 101: Reserved 110: Flash memory Erase/Write function Enable Mode 111: Reserved Rev. 1.20 34 December 29, 2023 These bits are used to select the Flash Memory operation modes. Note that the "Flash memory Erase/Write function Enable Mode" should first be successfully enabled before the Erase or Write Flash memory operation is executed. Bit 3 FWPEN: Flash memory Erase/Write function enable procedure Trigger - 0: Erase/Write function enable procedure is not triggered or procedure timer times out - 1: Erase/Write function enable procedure is triggered and procedure timer starts to count This bit is used to activate the Flash memory Erase/Write function enable procedure and an internal timer. It is set by the application programs and then cleared by hardware when the internal timer times out. The correct patterns must be written into the FD1L/FD1H, FD2L/FD2H and FD3L/FD3H register pairs respectively as soon as possible after the FWPEN bit is set high. Bit 2 **FWT**: Flash memory write initiate control - 0: Do not initiate Flash memory write or indicating that a Flash memory write process has completed - 1: Initiate Flash memory write process This bit is set by software and cleared to 0 by the hardware when the Flash memory write process has completed. - Bit 1 FRDEN: Flash memory read enable control - 0: Flash memory read disable - 1: Flash memory read enable This is the Flash memory Read Enable Bit which must be set high before any Flash memory read operations are carried out. Clearing this bit to zero will inhibit Flash memory read operations. Bit 0 FRD: Flash memory read initiate control - Do not initiate Flash memory read or indicating that a Flash memory read process has completed - 1: Initiate Flash memory read process This bit is set by software and cleared to 0 by the hardware when the Flash memory read process has completed. - Note: 1. The FWT, FRDEN and FRD bits cannot be set to "1" at the same time with a single instruction - 2. Ensure that the $f_{SUB}$ clock is stable before executing the erase/write operation. - Note that the CPU will be stopped when a read, write or erase operation is successfully activated. - 4. Ensure that the read/erase/write operation is totally complete before executing other operations. #### • FC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Chip reset pattern When a specific value of "55H" is written into this register, a reset signal will be generated to reset the whole chip. #### • FC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|--------|------| | Name | _ | _ | _ | _ | _ | _ | FWERTS | CLWB | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Rev. 1.20 35 December 29, 2023 Bit 1 **FWERTS**: Erase time and Write time select 0: Erase time is 3.2ms (t<sub>FER</sub>)/Write time is 2.2ms (t<sub>FWR</sub>) 1: Erase time is 3.7ms (t<sub>FER</sub>)/Write time is 3.0ms (t<sub>FWR</sub>) Bit 0 CLWB: Flash memory write buffer clear control 0: Do not initiate a Write Buffer Clear process or indicating that a Write Buffer Clear process has completed 1: Initiate Write Buffer Clear process This bit is set by software and cleared to 0 by hardware when the Write Buffer Clear process has completed. #### Flash Memory Erase/Write Flow It is important to understand the Flash memory Erase/Write flow before the Flash memory contents are updated. Users can refer to the corresponding operation procedures when developing their IAP program to ensure that the flash memory contents are correctly updated. #### Flash Memory Erase/Write Flow Descriptions - Activate the "Flash Memory Erase/Write function enable procedure" first. When the Flash Memory Erase/Write function is successfully enabled, the CFWEN bit in the FC0 register will automatically be set high by hardware. After this, Erase or Write operations can be executed on the Flash memory. Refer to the "Flash Memory Erase/Write Function Enable Procedure" for details. - 2. Configure the flash memory address to select the desired erase page, tag address and then erase this page. For a page erase operation, set the FARL and FARH registers to specify the start address of the erase page, then write dummy data into the FD0H register to tag address. The current address will be internally incremented by one after each dummy data is written into the FD0H register. When the address reaches the page boundary, 11111b, the address will not be further incremented but stop at the last address of the page. Note that the write operation to the FD0H register is used to tag address, it must be implemented to determine which addresses to be erased. - 3. Execute a Blank Check operation to ensure whether the page erase operation is successful or not. The "TABRD" instruction should be executed to read the flash memory contents and to check if the contents is 0000h or not. If the flash memory page erase operation fails, users should go back to Step 2 and execute the page erase operation again. - 4. Write data into the specific page. Refer to the "Flash Memory Write Procedure" for details. - 5. Execute the "TABRD" instruction to read the flash memory contents and check if the written data is correct or not. If the data read from the flash memory is different from the written data, it means that the page write operation has failed. The CLWB bit should be set high to clear the write buffer and then write the data into the specific page again if the write operation has failed. - 6. Clear the CFWEN bit to disable the Flash Memory Erase/Write function enable mode if the current page Erase and Write operations are complete if no more pages need to be erased or written. Rev. 1.20 36 December 29, 2023 Flash Memory Erase/Write Flow Note: The Flash Memory Erase/Write Function Enable procedure and Flash Memory Write procedure will be described in the following sections. Rev. 1.20 37 December 29, 2023 #### Flash Memory Erase/Write Function Enable Procedure The Flash Memory Erase/Write Function Enable Mode is specially designed to prevent the flash memory contents from being wrongly modified. In order to allow users to change the Flash memory data using the IAP control registers, users must first enable the Flash memory Erase/Write function. #### Flash Memory Erase/Write Function Enable Procedure Description - 1. Write data "110" to the FMOD [2:0] bits in the FC0 register to select the Flash Memory Erase/Write Function Enable Mode. - 2. Set the FWPEN bit in the FC0 register to "1" to activate the Flash Memory Erase/Write Function. This will also activate an internal timer. - 3. Write the correct data pattern into the Flash data registers, FD1L~FD3L and FD1H~FD3H, as soon as possible after the FWPEN bit is set high. The enable Flash memory erase/write function data pattern is 00H, 0DH, C3H, 04H, 09H and 40H corresponding to the FD1L~FD3L and FD1H~FD3H registers respectively. - 4. Once the timer has timed out, the FWPEN bit will automatically be cleared to 0 by hardware regardless of the input data pattern. - 5. If the written data pattern is incorrect, the Flash memory erase/write function will not be enabled successfully and the above steps should be repeated. If the written data pattern is correct, the Flash memory erase/write function will be enabled successfully. - 6. Once the Flash memory write function is enabled, the Flash memory contents can be updated by executing the page erase and write operations using the IAP control registers. To disable the Flash memory write function, the CFWEN bit in the FC0 register can be cleared. There is no need to execute the above procedure. Rev. 1.20 38 December 29, 2023 Flash Memory Erase/Write Function Enable Procedure Rev. 1.20 39 December 29, 2023 #### Flash Memory Write Procedure After the Flash memory erase/write function has been successfully enabled as the CFWEN bit is set high, the data to be written into the flash memory can be loaded into the write buffer. The selected flash memory page data should be erased by properly configuring the IAP control registers before the data write procedure is executed. The write buffer size is 32 words, known as a page, whose address is mapped to a specific flash memory page specified by the memory address bits, FA11~FA5. It is important to ensure that the page where the write buffer data is located is the same one which the memory address bits, FA11~FA5, specify. ### Flash Memory Consecutive Write Description The maximum amount of write data is 32 words for each write operation. The write buffer address will be automatically incremented by one when consecutive write operations are executed. The start address of a specific page should first be written into the FARL and FARH registers. Then the data word should first be written into the FD0L register and then the FD0H register. At the same time the write buffer address will be incremented by one and then the next data word can be written into the FD0L and FD0H registers for the next address without modifying the address register pair, FARH and FARL. When the write buffer address reaches the page boundary the address will not be further incremented but will stop at the last address of the page. - 1. Activate the "Flash Memory Erase/Write function enable procedure". Check the CFWEN bit value and then execute the erase/write operations if the CFWEN bit is set high. Refer to the "Flash Memory Erase/Write function enable procedure" for more details. - 2. Set the FMOD field to "001" to select the erase operation and set the CLWB bit high to clear the write buffer. Set the FWT bit high to erase the desired page which is specified by the FARH and FARL registers and has been tagged address. Wait until the FWT bit goes low. - 3. Execute a Blank Check operation using the table read instruction to ensure that the erase operation has successfully completed. - Go to step 2 if the erase operation is not successful. - Go to step 4 if the erase operation is successful. - 4. Set the FMOD field to "000" to select the write operation. - 5. Setup the desired start address in the FARH and FARL registers. Write the desired data words consecutively into the FD0L and FD0H registers within a page as specified by their consecutive addresses. The maximum written data number is 32 words. - Set the FWT bit high to write the data words from the write buffer to the flash memory. Wait until the FWT bit goes low. - 7. Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 5. - Go to step 8 if the write operation is successful. - 8. Clear the CFWEN bit low to disable the Flash memory erase/write function. Rev. 1.20 40 December 29, 2023 Flash Memory Consecutive Write Procedure Note: 1. When the erase or write operation is successfully activated, all CPU operations will temporarily cease. 2. It will take certain time for the FWT bit state changing from high to low in the erase or write operation, which can be selected by the FWERTS bit in the FC2 register. Rev. 1.20 41 December 29, 2023 # Flash Memory Non-Consecutive Write Description The main difference between Flash Memory Consecutive and Non-Consecutive Write operations is whether the data words to be written are located in consecutive addresses or not. If the data to be written is not located in consecutive addresses the desired address should be re-assigned after a data word is successfully written into the Flash Memory. A two data word non-consecutive write operation is taken as an example here and described as follows: - 1. Activate the "Flash Memory Erase/Write function enable procedure". Check the CFWEN bit value and then execute the erase/write operation if the CFWEN bit is set high. Refer to the "Flash Memory Erase/Write function enable procedure" for more details. - 2. Set the FMOD field to "001" to select the erase operation and set the CLWB bit high to clear the write buffer. Set the FWT bit high to erase the desired page which is specified by the FARH and FARL registers and has been tagged address. Wait until the FWT bit goes low. - 3. Execute a Blank Check operation using the table read instruction to ensure that the erase operation has successfully completed. - Go to step 2 if the erase operation is not successful. - Go to step 4 if the erase operation is successful. - 4. Set the FMOD field to "000" to select the write operation. - 5. Setup the desired address ADDR1 in the FARH and FARL registers. Write the desired data word DATA1 first into the FD0L register and then into the FD0H register. - 6. Set the FWT bit high to transfer the data word from the write buffer to the flash memory. Wait until the FWT bit goes low. - 7. Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 5. - Go to step 8 if the write operation is successful. - 8. Setup the desired address ADDR2 in the FARH and FARL registers. Write the desired data word DATA2 first into the FD0L register and then into the FD0H register. - 9. Set the FWT bit high to transfer the data word from the write buffer to the flash memory. Wait until the FWT bit goes low. - 10. Verify the data using the table read instruction to ensure that the write operation has successfully completed. - If the write operation has not successfully completed, set the CLWB bit high to clear the write buffer and then go to step 8. - Go to step 11 if the write operation is successful. - 11. Clear the CFWEN bit low to disable the Flash memory erase/write function. Rev. 1.20 42 December 29, 2023 Flash Memory Non-Consecutive Write Procedure Note: 1. When the erase or write operation is successfully activated, all CPU operations will temporarily cease. 2. It will take certain time for the FWT bit state changing from high to low in the erase or write operation, which can be selected by the FWERTS bit in the FC2 register. Rev. 1.20 43 December 29, 2023 # Important Points to Note for Flash Memory Write Operations - 1. The "Flash Memory Erase/Write Function Enable Procedure" must be successfully activated before the Flash Memory erase/write operation is executed. - 2. The Flash Memory erase operation is executed to erase a whole page. - 3. The whole write buffer data will be written into the flash memory in a page format. The corresponding address cannot exceed the page boundary. - 4. After the data is written into the flash memory the flash memory contents must be read out using the table read instruction, TABRD, and checked if it is correct or not. If the data written into the flash memory is incorrect, the write buffer should be cleared by setting the CLWB bit high and then writing the data again into the write buffer. Then activate a write operation on the same flash memory page without erasing it. The data check, buffer clear and data re-write steps should be repeatedly executed until the data written into the flash memory is correct. - 5. The system frequency should be setup to the maximum application frequency when data write and data check operations are executed using the IAP function. #### **Flash Memory Read Procedure** To activate the Flash Memory Read procedure, the FMOD field should be set to "011" to select the flash memory read mode and the FRDEN bit should be set high to enable the read function. The desired flash memory address should be written into the FARH and FARL registers and then the FRD bit should be set high. After this the flash memory read operation will be activated. The data stored in the specified address can be read from the data registers, FD0H and FD0L, when the FRD bit goes low. There is no need to first activate the Flash Memory Erase/Write Function Enable Procedure before the flash memory read operation is executed. Rev. 1.20 44 December 29, 2023 Flash Memory Read Procedure Note: 1. When the read operation is successfully activated, all CPU operations will temporarily cease. 2. It will take a typical time of three instruction cycles for the FRD bit state changing from high to low. Rev. 1.20 45 December 29, 2023 # **Data Memory** The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored. Categorized into two types, the first of these is an area of RAM where special function registers are located. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is reserved for general purpose use. All locations within this area are read and write accessible under program control. Switching between the different Data Memory sectors is achieved by properly setting the Memory Pointers to correct value when using the indirect addressing method. #### **Structure** The Data Memory is subdivided into several sectors, all of which are implemented in 8-bit wide RAM. Each of the Data Memory Sector is categorized into two types, the special Purpose Data Memory and the General Purpose Data Memory. The address range of the Special Purpose Data Memory for the device is from 00H to 7FH while the General Purpose Data Memory address range is from 80H to FFH. | Special Purpose<br>Data Memory | | neral Purpose<br>Data Memory | |--------------------------------|----------|------------------------------| | Located Sectors | Capacity | Sector: Address | | 0: 00H~7FH<br>1: 00H~7FH | 256×8 | 0: 80H~FFH<br>1: 80H~FFH | **Data Memory Structure** Rev. 1.20 46 December 29, 2023 ### **Data Memory Addressing** For the device that supports the extended instructions, there is no Bank Pointer for Data Memory addressing. The desired Sector is pointed by the MP1H or MP2H register and the certain Data Memory address in the selected sector is specified by the MP1L or MP2L register when using indirect addressing access. Direct Addressing can be used in all sectors using the corresponding instruction which can address all available data memory space. For the accessed data memory which is located in any data memory sectors except Sector 0, the extended instructions can be used to access the data memory instead of using the indirect addressing access. The main difference between standard instructions and extended instructions is that the data memory address "m" in the extended instructions has 9 valid bits, the high byte indicates a sector and the low byte indicates a specific address within the sector. ### **General Purpose Data Memory** All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programing for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory. ### **Special Purpose Data Memory** This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H". Rev. 1.20 47 December 29, 2023 | | Sector 0 | Sector 1 | | Sector 0 | Sector 1 | |-------|----------|-------------|-----|--------------------------------------------------------------------------------------------------------------------------------------|----------| | 0H 🗌 | IAR0 | FC0 | 40H | | EEC | | 1H 🗌 | MP0 | FC1 | 41H | EEAL | | | 2H 🗌 | IAR1 | FC2 | 42H | EEAH | | | 3H 🗀 | MP1L | FARL | 43H | EED | | | 4H 🗀 | MP1H | FARH | 44H | | | | 5H - | ACC | FD0L | 45H | WDTC | | | 6H 🗀 | PCL | FD0H | 46H | | | | 7H | TBLP | FD1L | 47H | STKPTR | | | 8H | TBLH | FD1H | 48H | OHA H | | | 9H | TBHP | FD2L | 49H | INTEG | | | _ | | FD2H | | | | | | STATUS | | 4AH | INTC0 | | | BH _ | | FD3L | 4BH | INTC1 | | | СН 📙 | IAR2 | FD3H | 4CH | INTC2 | | | эн 📙 | MP2L | | 4DH | INTC3 | | | EH 📙 | MP2H | CRCCR | 4EH | MFI0 | | | FH | RSTFC | CRCIN | 4FH | MFI1 | | | он 🗀 | TB0C | CRCDL | 50H | MFI2 | | | 1H | TB1C | CRCDH | 51H | MFI3 | | | 2H | SCC | 0.102.1 | 52H | MFI4 | | | 3H | HIRCC | PCRL | 53H | 1411 11 | | | _ | PA | PCRH | | PTM0C0 | | | 4H - | | PURIT | 54H | | | | 5H | PAC | 0714000 | 55H | PTM0C1 | | | 6H | PAPU | CTM0C0 | 56H | PTM0C2 | | | 7H | PAWU | CTM0C1 | 57H | PTM0DL | | | 8H | PB | CTM0DL | 58H | PTM0DH | | | 9H | PBC | CTM0DH | 59H | PTM0AL | | | AH 🗌 | PBPU | CTM0AL | 5AH | PTM0AH | | | вн 🗀 | PC | CTM0AH | 5BH | PTM0BL | | | сн 🗀 | PCC | | 5CH | PTM0BH | | | DH | PCPU | CTM1C0 | 5DH | PTM0RPL | | | | | | | PTM0RPH | | | EH L | IECC | CTM1C1 | 5EH | FINURFI | | | FH L | 0. == 0. | CTM1DL | 5FH | | | | :0H | SLEDC0 | CTM1DH | 60H | PTM1C0 | | | 11H | SLEDC1 | CTM1AL | 61H | PTM1C1 | | | 2H | | CTM1AH | 62H | PTM1DL | | | 3H | ORMC | | 63H | PTM1DH | | | 4H | | CTM2C0 | 64H | PTM1AL | | | 5H | | CTM2C1 | 65H | PTM1AH | | | :6H | LVRC | CTM2DL | 66H | PTM1RPL | | | 7H | LVDC | CTM2DH | 67H | PTM1RPH | | | 8H | TLVRC | CTM2AL | 68H | | | | 9H | 121110 | CTM2AH | 69H | | | | AH — | SADC0 | OTIVIZ/ (IT | 6AH | PAS0 | | | | | | | | | | BH L | SADC1 | | 6BH | PAS1 | | | CH L | 0406 | | 6CH | PBS0 | | | DH _ | SADOL | | 6DH | ************ | | | EH 📙 | SADOH | | 6EH | PCS0 | | | FH 📙 | | CTM3C0 | 6FH | $\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!\times\!\!$ | | | 0H _ | PSCR | CTM3C1 | 70H | IFS | | | 1H 🗌 | | CTM3DL | 71H | | | | 2H 🦰 | PLTSW | CTM3DH | 72H | | | | зн 🦰 | PLTDACC | CTM3AL | 73H | | | | 4H | PLTDA0L | CTM3AH | 74H | | | | 5H — | PLTDA1L | 2 | 75H | | | | 6H | PLTDA2L | USR | 76H | | | | _ | PLTC0C | UCR1 | | | | | 7H | | UCR2 | 77H | | | | 8H | PLTC0VOS | | 78H | | | | 9H | PLTC1C | UCR3 | 79H | | | | AH L | PLTC1VOS | BRDH | 7AH | | | | вн 📙 | PLTCHYC | BRDL | 7BH | | | | сн 🗌 | PLTAC | UFCR | 7CH | | | | DH 🗀 | PLTAVOS | TXR_RXR | 7DH | | | | ЕН 🗀 | PLTDICC1 | RxCNT | 7EH | | | | | PLTDICC0 | | 7FH | | | | FH | | | | | | **Special Purpose Data Memory Structure** Rev. 1.20 48 December 29, 2023 # **Special Function Register Description** Most of the Special Function Register details will be described in the relevant functional sections however several registers require a separate description in this section. # Indirect Addressing Registers – IAR0, IAR1, IAR2 The Indirect Addressing Registers, IAR0, IAR1 and IAR2, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0, IAR1 and IAR2 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0, MP1L/MP1H or MP2L/MP2H. Acting as a pair, IAR0 and MP0 can together access data only from Sector 0 while the IAR1 register together with the MP1L/MP1H register pair and IAR2 register together with the MP2L/MP2H register pair can access data from any Data Memory Sector. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers will return a result of "00H" and writing to the registers will result in no operation. # Memory Pointers - MP0, MP1L, MP1H, MP2L, MP2H Five Memory Pointers, known as MP0, MP1L, MP1H, MP2L, MP2H, are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IARO, are used to access data from Sector 0, while MP1L/MP1H together with IAR1 and MP2L/MP2H together with IAR2 are used to access data from all sectors according to the corresponding MP1H or MP2H register. Direct Addressing can be used in all sectors using the corresponding instruction which can address all available data memory space. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4. #### **Indirect Addressing Program Example 1** ``` data .section 'data' adres1 db ? adres2 db ? adres3 db ? adres4 db ? block db? code .section at 0 'code' ora 00h start: mov a, 04h ; setup size of block mov block, a mov a, offset adres1 ; Accumulator loaded with first RAM address ; setup memory pointer with first RAM address mov mp0, a loop: clr IAR0 ; clear the data at address defined by MPO inc mp0 ; increase memory pointer sdz block ; check if last memory location has been cleared jmp loop continue: ``` Rev. 1.20 49 December 29, 2023 # **Indirect Addressing Program Example 2** ``` data .section 'data' adres1 db ? adres2 db ? adres3 db ? adres4 db ? block db? code .section at 0 'code' org 00h start: mov a, 04h ; setup size of block mov block, a mov a, 01h ; setup the memory sector mov mp1h, a mov a, offset adres1 ; Accumulator loaded with first RAM address mov mp11, a ; setup memory pointer with first RAM address clr IAR1 ; clear the data at address defined by MP1L inc mp11 ; increase memory pointer MP1L sdz block ; check if last memory location has been cleared jmp loop continue: ``` The important point to note here is that in the example shown above, no reference is made to specific Data Memory addresses. #### **Direct Addressing Program Example using extended instructions** ``` data .section 'data' temp db ? code .section at 0 'code' org 00h start: lmov a, [m] ; move [m] data to acc lsub a, [m+1] ; compare [m] and [m+1] data snz c ; [m]>[m+1]? jmp continue ; no lmov a, [m] ; yes, exchange [m] and [m+1] data mov temp, a lmov a, [m+1] lmov [m], a mov a, temp lmov [m+1], a continue: ``` Note: Here "m" is a data memory address located in any data memory sectors. For example, m=1F0H, it indicates address 0F0H in Sector 1. #### **Accumulator – ACC** The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted. Rev. 1.20 50 December 29, 2023 ### Program Counter Low Byte Register - PCL To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted. ### Look-up Table Registers - TBLP, TBHP, TBLH These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointers and indicate the location where the table data is located. Their value must be setup before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location. ### Option Memory Mapping Register – ORMC The ORMC register is used to enable the Option Memory Mapping function. The Option Memory capacity is 64 words. When a specific pattern of 55H and AAH is consecutively written into this register, the Option Memory Mapping function will be enabled and then the Option Memory code can be read by using the table read instruction. The Option Memory addresses 00H~3FH will be mapped to Program Memory last page addresses C0H~FFH. To successfully enable the Option Memory Mapping function, the specific pattern of 55H and AAH must be written into the ORMC register in two consecutive instruction cycles. It is therefore recommended that the global interrupt bit EMI should first be cleared before writing the specific pattern, and then set high again at a proper time according to users' requirements after the pattern is successfully written. An internal timer will be activated when the pattern is successfully written. The mapping operation will be automatically finished after a period of 4×t<sub>LIRC</sub>. Therefore, users should read the data in time, otherwise the Option Memory Mapping function needs to be restarted. After the completion of each consecutive write operation to the ORMC register, the timer will recount. When the table read instructions are used to read the Option Memory code, both "TABRD [m]" and "TABRDL [m]" instructions can be used. However, care must be taken if the "TABRD [m]" instruction is used, the table pointer defined by the TBHP register must be referenced to the last page. Refer to corresponding sections about the table read instruction for more details. #### ORMC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | ORMC7 | ORMC6 | ORMC5 | ORMC4 | ORMC3 | ORMC2 | ORMC1 | ORMC0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7~0 **ORMC7~ORMC0**: Option Memory Mapping specific pattern When a specific pattern of 55H and AAH is written into this register, the Option Memory Mapping function will be enabled. Note that the register content will be cleared after the MCU is woken up from the IDLE/SLEEP mode. Rev. 1.20 51 December 29, 2023 ### Status Register - STATUS This 8-bit register contains the SC flag, CZ flag, zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller. With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up. The Z, OV, AC, C, SC and CZ flags generally reflect the status of the latest operations. - C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. - AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. - Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. - OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. - PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction. - TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. - CZ is the operational result of different flags for different instructions. Refer to register definitions for more details. - SC is the result of the "XOR" operation which is performed by the OV flag and the MSB of the current instruction operation result. In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status register are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it. #### STATUS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|----|-----|-----|-----|-----|-----| | Name | SC | CZ | TO | PDF | OV | Z | AC | С | | R/W | R/W | R/W | R | R | R/W | R/W | R/W | R/W | | POR | Х | Х | 0 | 0 | Х | Х | Х | Х | "x": Unknown Bit 7 SC: The result of the "XOR" operation which is performed by the OV flag and the MSB of the instruction operation result Bit 6 CZ: The operational result of different flags for different instructions For SUB/SUBM/LSUB/LSUBM instructions, the CZ flag is equal to the Z flag. For SBC/SBCM/LSBC/LSBCM instructions, the CZ flag is the "AND" operation result which is performed by the previous operation CZ flag and current operation zero flag. For other instructions, the CZ flag will not be affected. Rev. 1.20 52 December 29, 2023 Bit 5 TO: Watchdog Time-out flag 0: After power up or executing the "CLR WDT" or "HALT" instruction 1: A watchdog time-out occurred Bit 4 PDF: Power down flag 0: After power up or executing the "CLR WDT" instruction 1: By executing the "HALT" instruction Bit 3 OV: Overflow flag 0: No overflow 1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa Bit 2 Z: Zero flag 0: The result of an arithmetic or logical operation is not zero 1: The result of an arithmetic or logical operation is zero Bit 1 AC: Auxiliary flag 0: No auxiliary carry 1: An operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction Bit 0 C: Carry flag 0: No carry-out 1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation The "C" flag is also affected by a rotate through carry instruction. # **EEPROM Data Memory** This device contains an area of internal EEPROM Data Memory. EEPROM is by its nature a nonvolatile form of re-programmable memory, with data retention even when its power supply is removed. By incorporating this kind of data memory, a whole new host of application possibilities are made available to the designer. The availability of EEPROM storage allows information such as product identification numbers, calibration values, specific user data, system setup data or other product information to be stored directly within the product microcontroller. The process of reading and writing data to the EEPROM memory has been reduced to a very trivial affair. #### **EEPROM Data Memory Structure** The EEPROM Data Memory capacity is 512×8 bits for the device. Unlike the Program Memory and RAM Data Memory, the EEPROM Data Memory is not directly mapped into memory space and is therefore not directly addressable in the same way as the other types of memory. Read and write operations to the EEPROM are carried out in either the byte mode or page mode determined by the mode selection bit, MODE, in the control register, EEC. #### **EEPROM Registers** Four registers control the overall operation of the internal EEPROM Data Memory. These are the address registers, EEAL and EEAH, the data register, EED and a single control register, EEC. As both the EEAH, EEAL and EED registers are located in Sector 0, they can be directly accessed in the same way as any other Special Function Register. The EEC register however, being located in Sector 1, can only be read from or written to indirectly using the MP1L/MP1H or MP2L/MP2H Memory Pointer and Indirect Addressing Register, IAR1/IAR2. Because the EEC control register is located at address 40H in Sector 1, the MP1L or MP2L Memory Pointer must first be set to the value 40H and the MP1H or MP2H Memory Pointer high byte set to the value, 01H, before any operations on the EEC register are executed. Rev. 1.20 53 December 29, 2023 | Register | r Bit | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | EEAL | EEAL7 | EEAL6 | EEAL5 | EEAL4 | EEAL3 | EEAL2 | EEAL1 | EEAL0 | | | EEAH | _ | _ | _ | _ | _ | _ | _ | EEAH0 | | | EED | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | EEC | D7 | EREN | ER | MODE | WREN | WR | RDEN | RD | | **EEPROM Register List** #### EEAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | EEAL7 | EEAL6 | EEAL5 | EEAL4 | EEAL3 | EEAL2 | EEAL1 | EEAL0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **EEAL7~EEAL0**: Data EEPROM low byte address bit $7 \sim$ bit 0 #### • EEAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|-------| | Name | _ | _ | _ | _ | _ | _ | _ | EEAH0 | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **EEAH0**: Data EEPROM high byte address bit 0 #### • EED Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: Data EEPROM data bit $7 \sim$ bit 0 ### • EEC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-----|------|------|-----|------|-----| | Name | D7 | EREN | ER | MODE | WREN | WR | RDEN | RD | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **D7**: Reserved, must be fixed at "0" Bit 6 EREN: Data EEPROM erase enable 0: Disable 1: Enable This bit is used to enable data EEPROM erase function and must be set high before erase operations are carried out. This bit will be automatically reset to zero by the hardware after the erase cycle has finished. Clearing this bit to zero will inhibit data EEPROM erase operations. Bit 5 **ER**: EEPROM erase control 0: Erase cycle has finished 1: Activate an erase cycle When this bit is set high by the application program, an erase cycle will be activated. This bit will be automatically reset to zero by the hardware after the erase cycle has finished. Setting this bit high will have no effect if the EREN has not first been set high. Rev. 1.20 54 December 29, 2023 Bit 4 MODE: EEPROM Operation mode select 0: Byte operation mode 1: Page operation mode This is the EEPROM Page operation mode select bit and when set high by the application program will select the Page write or erase or read function. Otherwise, the EEPROM is the byte write or read function. The EEPROM page buffer size is 16-byte. WREN: Data EEPROM write enable Bit 3 > 0: Disable 1: Enable This is the Data EEPROM Write Enable Bit which must be set high before Data EEPROM write operations are carried out. Clearing this bit to zero will inhibit Data EEPROM write operations. Note that this bit will automatically be reset to zero by hardware after the write cycle has finished. Bit 2 WR: EEPROM write control 0: Write cycle has finished 1: Activate a write cycle This is the Data EEPROM Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high. RDEN: Data EEPROM read enable Bit 1 > 0: Disable 1: Enable This is the Data EEPROM Read Enable Bit which must be set high before Data EEPROM read operations are carried out. Clearing this bit to zero will inhibit Data EEPROM read operations. Bit 0 RD: EEPROM read control 0: Read cycle has finished 1: Activate a read cycle This is the Data EEPROM Read Control Bit and when set high by the application program will activate a read cycle. This bit will be automatically reset to zero by the hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN bit has not first been set high. - Note: 1. The EREN, ER, WREN, WR, RDEN and RD cannot be set high at the same time in one instruction. - 2. Ensure that the $f_{\text{SUB}}$ clock is stable before executing the erase/write operation. - 3. Ensure that the erase/write operation is totally complete before changing the contents of the EEPROM related registers or activating the IAP function. Rev. 1.20 55 December 29, 2023 ### Reading Operation from the EEPROM Reading data from the EEPROM can be implemented by two modes for this device, byte read mode or page read mode, which is controlled by the EEPROM operation mode selection bit, MODE, in the EEC register. #### **Byte Read Mode** The EEPROM byte read operation can be executed when the mode selection bit, MODE, is cleared to zero. For a byte read operation the desired EEPROM address should first be placed in the EEAH and EEAL registers, as well as the read enable bit, RDEN, in the EEC register should be set high to enable the read function. Then setting the RD bit high will initiate the EEPROM byte read operation. Note that setting the RD bit high only will not initiate a read operation if the RDEN bit is not set high. When the read cycle terminates, the EEPROM data can be read from the EED register and the RD bit will automatically be cleared to zero. The data will remain in the EED register until another read or write operation is executed. The application program can poll the RD bit to determine when the data is valid for reading. #### Page Read Mode The EEPROM page read operation can be executed when the mode selection bit, MODE, is set high. The page size can be up to 16 bytes for the page read operation. For a page read operation the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers, as well as the read enable bit, RDEN, in the EEC register should be set high to enable the read function. Then setting the RD bit high will initiate the EEPROM page read operation. Note that setting the RD bit high only will not initiate a read operation if the RDEN bit is not set high. When the current byte read cycle terminates, the EEPROM data can be read from the EED register and then the current address will be incremented by one by hardware. After this the RD bit will automatically be cleared to zero. The data which is stored in the next EEPROM address can continuously be read when the RD bit is again set high without reconfiguring the EEPROM address and RDEN control bit. The application program can poll the RD bit to determine when the data is valid for reading. The EEPROM address higher 5 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page read operation mode the lower 4-bit address value will automatically be incremented by one. However, the higher 5-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". #### Page Erase Operation to the EEPROM The EEPROM page erase operation can be executed when the mode selection bit, MODE, is set high. The EEPROM is capable of a 16-byte page erase. The internal page buffer will be cleared by hardware after power on reset. When the EEPROM erase enable control bit, namely EREN, is changed from "1" to "0", the internal page buffer will also be cleared. Note that when the EREN bit is changed from "0" to "1", the internal page buffer will not be cleared. The EEPROM address higher 5 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page erase operation mode the lower 4-bit address value will automatically be incremented by one after each dummy data byte is written into the EED register. However, the higher 5-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". Rev. 1.20 56 December 29, 2023 For page erase operations the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers and the dummy data to be written should be placed in the EED register. The maximum data length for a page is 16 bytes. Note that the write operation to the EED register is used to tag address, it must be implemented to determine which addresses to be erased. When the page dummy data is completely written, then the EREN bit in the EEC register should be set high to enable erase operations and the ER bit must be immediately set high to initiate the EEPROM erase process. These two instructions must be executed in two consecutive instruction cycles to activate an erase operation successfully. The global interrupt enable bit EMI should also first be cleared before implementing an erase operation and then set again after a valid erase activation procedure has completed. As the EEPROM erase cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been erased from the EEPROM. Detecting when the erase cycle has finished can be implemented either by polling the ER bit in the EEC register or by using the EEPROM interrupt. When the erase cycle terminates, the ER bit will be automatically cleared to zero by the microcontroller, informing the user that the page data has been erased. The application program can therefore poll the ER bit to determine when the erase cycle has ended. After the erase operation is finished, the EREN bit will be set low by hardware. The Data EEPROM erased page content will all be zero after a page erase operation. ### Write Operation to the EEPROM Writing data to the EEPROM can be implemented by two modes for this device, byte write mode or page write mode, which is controlled by the EEPROM operation mode selection bit, MODE, in the EEC register. #### **Byte Write Mode** The EEPROM byte write operation can be executed when the mode selection bit, MODE, is cleared to zero. For byte write operations the desired EEPROM address should first be placed in the EEAH and EEAL registers and the data to be written should be placed in the EED register. To write data to the EEPROM, the write enable bit, WREN, in the EEC register must first be set high to enable the write function. After this, the WR bit in the EEC register must be immediately set high to initiate a write cycle. These two instructions must be executed in two consecutive instruction cycles to activate a write operation successfully. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set high again after a valid write activation procedure has completed. Note that setting the WR bit high only will not initiate a write cycle if the WREN bit is not set. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. After the write operation is finished, the WREN bit will be set low by hardware. Note that a byte erase operation will automatically be executed before a byte write operation is successfully activated. #### **Page Write Mode** Before a page write operation is executed, it is important to ensure that a relevant page erase operation has been successfully executed. The EEPROM page write operation can be executed when the mode selection bit, MODE, is set high. The EEPROM is capable of a 16-byte page write. Rev. 1.20 57 December 29, 2023 The internal page buffer will be cleared by hardware after power on reset. When the EEPROM write enable control bit, namely WREN, is changed from "1" to "0", the internal page buffer will also be cleared. Note that when the WREN bit is changed from "0" to "1", the internal page buffer will not be cleared. A page write is initiated in the same way as a byte write initiation except that the EEPROM data can be written up to 16 bytes. The EEPROM address higher 5 bits are used to specify the desired page location while the lower 4 bits are used to point to the actual address. In the page write operation mode the lower 4-bit address value will automatically be incremented by one after each data byte is written into the EED register. However, the higher 5-bit address value will not be incremented by hardware. When the EEPROM address lower 4-bit value which is internally incremented by one in the page mode reaches the page boundary, known as 0FH, the EEPROM address lower 4-bit value will stop at 0FH. The EEPROM address will not "roll over". At this point any data write operations to the EED register will be invalid. For page write operations the start address of the desired EEPROM page should first be placed in the EEAH and EEAL registers and the data to be written should be placed in the EED register. The maximum data length for a page is 16 bytes. Note that when a data byte is written into the EED register, then the data in the EED register will be loaded into the internal page buffer and the current address value will automatically be incremented by one. When the page data is completely written into the page buffer, then the WREN bit in the EEC register should be set high to enable write operations and the WR bit must be immediately set high to initiate the EEPROM write process. These two instructions must be executed in two consecutive instruction cycles to activate a write operation successfully. The global interrupt enable bit EMI should also first be cleared before implementing any write operations, and then set high again after a valid write activation procedure has completed. Note that setting the WR bit high only will not initiate a write cycle if the WREN bit is not set. As the EEPROM write cycle is controlled using an internal timer whose operation is asynchronous to microcontroller system clock, a certain time will elapse before the data will have been written into the EEPROM. Detecting when the write cycle has finished can be implemented either by polling the WR bit in the EEC register or by using the EEPROM interrupt. When the write cycle terminates, the WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the EEPROM. The application program can therefore poll the WR bit to determine when the write cycle has ended. After the write operation is finished, the WREN bit will be set low by hardware. #### **Write Protection** Protection against inadvertent write operation is provided in several ways. After the device is powered-on the Write Enable bit in the control register will be cleared preventing any write operations. Also at power-on the Memory Pointer high byte register, MP1H or MP2H, will be reset to zero, which means that Data Memory Sector 0 will be selected. As the EEPROM control register is located in Sector 1, this adds a further measure of protection against spurious write operations. During normal program operation, ensuring that the Write Enable bit in the control register is cleared will safeguard against incorrect write operations. ### **EEPROM Interrupt** The EEPROM erase/write interrupt is generated when an EEPROM erase or write cycle has ended. The EEPROM interrupt must first be enabled by setting the DEE bit in the relevant interrupt register. However as the EEPROM is contained within a Multi-function Interrupt, the associated multi-function interrupt enable bit must also be set. When an EEPROM erase or write cycle ends, the DEF request flag and its associated multi-function interrupt request flag will both be set. If Rev. 1.20 58 December 29, 2023 the global, EEPROM and Multi-function interrupts are enabled and the stack is not full, a jump to the associated Multi-function Interrupt vector will take place. When the interrupt is serviced only the Multi-function interrupt flag will be automatically reset, the EEPROM interrupt flag must be manually reset by the application program. More details can be obtained in the Interrupt section. ### **Programming Considerations** Care must be taken that data is not inadvertently written to the EEPROM. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Also the Memory Pointer high byte register, MP1H or MP2H, could be normally cleared to zero as this would inhibit access to Sector 1 where the EEPROM control register exists. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process. When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. The global interrupt bit EMI should also be cleared before a write or erase cycle is executed and then set again after a valid write or erase activation procedure has completed. Note that the device should not enter the IDLE or SLEEP mode until the EEPROM read or write operation is totally complete. Otherwise, the EEPROM read or write operation will fail. #### **Programming Examples** ### Reading a Data Byte from the EEPROM - polling method ``` MOV A, 040H ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A CLR IAR1.4 ; clear MODE bit, select byte operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A SET IAR1.1 ; set RDEN bit, enable read operations SET IAR1.0 ; start Read Cycle - set RD bit BACK: SZ IAR1.0 ; check for read cycle end JMP BACK CLR IAR1 ; disable EEPROM read function CLR MP1H MOV A, EED ; move read data to register MOV READ DATA, A ``` # Reading a Data Page from the EEPROM - polling method ``` MOV A, 040H ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A SET IAR1.4 ; set MODE bit, select page operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A SET IAR1.1 ; set RDEN bit, enable read operations ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL READ ``` ``` CALL READ JMP PAGE READ FINISH ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ ; start Read Cycle - set RD bit SET IAR1.0 BACK: SZ IAR1.0 ; check for read cycle end JMP BACK MOV A, EED ; move read data to register MOV READ DATA, A RET PAGE READ FINISH: CLR IAR1 ; disable EEPROM read function CLR MP1H ``` ### Erasing a Data Page to the EEPROM - polling method ``` MOV A, 040H ; setup memory pointer low byte MP1L MOV MP1L, A ; MP1 points to EEC register MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A SET IAR1.4 ; set MODE bit, select page operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL WRITE BUF CALL WRITE BUF JMP Erase START ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ WRITE BUF: MOV A, EEPROM DATA ; user defined data, erase mode don't care data value MOV EED, A RET Erase START: CLR EMI SET IAR1.6 ; set EREN bit, enable erase operations SET IAR1.5 ; start Erase Cycle - set ER bit - executed immediately ; after setting EREN bit SET EMI BACK: SZ IAR1.5 ; check for erase cycle end JMP BACK CLR MP1H ``` Rev. 1.20 60 December 29, 2023 #### Writing a Data Byte to the EEPROM - polling method ``` MOV A, 040H ; setup memory pointer low byte MP1L ; MP1 points to EEC register MOV MP1L, A ; setup memory pointer high byte MP1H MOV A, 01H MOV MP1H, A CLR IAR1.4 ; clear MODE bit, select byte operation mode MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A MOV A, EEPROM DATA ; user defined data MOV EED, A CLR EMI SET IAR1.3 ; set WREN bit, enable write operations SET IAR1.2 ; start Write Cycle - set WR bit - executed immediately ; after setting WREN bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR MP1H ``` ### Writing a Data Page to the EEPROM - polling method ``` ; setup memory pointer low byte MP1L ; MP1 points to EEC register MOV MP1L, A MOV A, 01H ; setup memory pointer high byte MP1H MOV MP1H, A ; set MODE bit, select page operation mode SET IAR1.4 MOV A, EEPROM ADRES H ; user defined high byte address MOV EEAH, A MOV A, EEPROM ADRES L ; user defined low byte address MOV EEAL, A ; ~~~~ The data length can be up to 16 bytes (Start) ~~~~ CALL WRITE BUF CALL WRITE BUF JMP WRITE START ; ~~~~ The data length can be up to 16 bytes (End) ~~~~ WRITE BUF: MOV A, EEPROM DATA ; user defined data MOV EED, A RET WRITE START: CLR EMI ; set WREN bit, enable write operations SET IAR1.3 SET IAR1.2 ; start Write Cycle - set WR bit - executed immediately ; after setting WREN bit SET EMI BACK: SZ IAR1.2 ; check for write cycle end JMP BACK CLR MP1H ``` # **Oscillators** Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator operations are selected through the combination of configuration option and relevant control registers. #### **Oscillator Overview** In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupts. Two fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillator provides higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillator. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications. | Туре | Name | Frequency | | | |------------------------|------|-----------|--|--| | Internal High Speed RC | HIRC | 2/4/8MHz | | | | Internal Low Speed RC | LIRC | 32kHz | | | **Oscillator Types** ### **System Clock Configurations** There are two oscillator sources, a high speed oscillator and a low speed oscillator. The high speed system clock is sourced from the internal 2/4/8MHz RC oscillator, HIRC. The low speed oscillator is the internal 32kHz RC oscillator, LIRC. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and as the system clock can be dynamically selected. Rev. 1.20 62 December 29, 2023 ### Internal High Speed RC Oscillator - HIRC The high speed internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has three fixed frequencies of 2MHz, 4MHz and 8MHz, which are selected using a configuration option. The HIRC1~HIRC0 bits in the HIRCC register must also be setup to match the selected configuration option frequency. Setting up these bits is necessary to ensure that the HIRC frequency accuracy specified in the A.C. Characteristics is achieved. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. ### Internal 32kHz Oscillator - LIRC The internal 32kHz System Oscillator is also a fully integrated RC oscillator with a typical frequency of 32kHz, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. # Operating Modes and System Clocks Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice versa, lower speed clocks reduce current consumption. As Holtek has provided the device with both high and low speed clock sources and the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio. # System Clocks The device has many different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock options using register programming, a clock system can be configured to obtain maximum application performance. The main system clock, can come from a high frequency, f<sub>H</sub>, or low frequency, f<sub>SUB</sub>, source, and is selected using the CKS2~CKS0 bits in the SCC register. The high speed system clock is sourced from the HIRC oscillator. The low speed system clock source is sourced from the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of $f_H/2 \sim f_H/64$ . Rev. 1.20 63 December 29, 2023 Note: When the system clock source $f_{SYS}$ is switched to $f_{SUB}$ from $f_H$ , the high speed oscillator will stop to conserve the power or continue to oscillate to provide the clock source, $f_H \sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit. # **System Operation Modes** There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the FAST Mode and SLOW Mode. The remaining four modes, the SLEEP, IDLE0, IDLE1 and IDLE2 Modes are used when the microcontroller CPU is switched off to conserve power. | Operation | CPU | R | legister S | etting | fsys | fн | fsuв | func | |-----------|-----|--------|------------|-----------|------------------------------------|------------|------|-------------------| | Mode | CPU | FHIDEN | FSIDEN | CKS2~CKS0 | ISYS | IH | ISUB | ILIRC | | FAST | On | х | х | 000~110 | f <sub>H</sub> ~f <sub>H</sub> /64 | On | On | On | | SLOW | On | х | х | 111 | f <sub>SUB</sub> | On/Off (1) | On | On | | IDLE0 | Off | 0 | 1 | 000~110 | Off | Off | On | On | | IDLEU | Oii | | ' | 111 | On | Oii | OII | OII | | IDLE1 | Off | 1 | 1 | XXX | On | On | On | On | | IDI E2 | Off | 1 | 0 | 000~110 | On | On | Off | On | | IDLE2 | Off | 1 | | 111 | Off | | Oll | OII | | SLEEP | Off | 0 | 0 | XXX | Off | Off | Off | On <sup>(2)</sup> | "x": Don't care Note: 1. The $f_H$ clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode. 2. In the SLEEP mode, the $f_{\text{LIRC}}$ clock is still on as the WDT function is always enabled. Rev. 1.20 64 December 29, 2023 #### **FAST Mode** This is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided by the high speed oscillator. This mode operates allowing the microcontroller to operate normally with a clock source come from the high speed oscillator, HIRC. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current. #### **SLOW Mode** This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from $f_{SUB}$ . The $f_{SUB}$ clock is derived from the LIRC oscillator. #### **SLEEP Mode** The SLEEP Mode is entered when a HALT instruction is executed and when the FHIDEN and FSIDEN bit both are low. In the SLEEP mode the CPU will be stopped. The $f_{SUB}$ clock provided to the peripheral function will also be stopped. However, the $f_{LIRC}$ clock can continue to operate since the WDT function is always enabled. #### **IDLE0 Mode** The IDLE0 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions. #### **IDLE1 Mode** The IDLE1 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational. #### **IDLE2 Mode** The IDLE2 Mode is entered when a HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational. ### **Control Registers** The SCC and HIRCC registers are used to control the system clock and the HIRC oscillator configurations. | Register | | Bit | | | | | | | | | | |----------|------|-----------------|------|---|-------|-------|--------|--------|--|--|--| | Name | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | SCC | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | | | | HIRCC | _ | _ | _ | _ | HIRC1 | HIRC0 | HIRCF | HIRCEN | | | | **System Operating Mode Control Register List** Rev. 1.20 65 December 29, 2023 # SCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|---|---|---|--------|--------| | Name | CKS2 | CKS1 | CKS0 | _ | _ | _ | FHIDEN | FSIDEN | | R/W | R/W | R/W | R/W | _ | _ | _ | R/W | R/W | | POR | 1 | 1 | 1 | _ | _ | _ | 0 | 0 | Bit 7~5 CKS2~CKS0: System clock selection 000: f<sub>H</sub> 001: f<sub>H</sub>/2 010: f<sub>H</sub>/4 011: f<sub>H</sub>/8 100: f<sub>H</sub>/16 101: f<sub>H</sub>/32 110: f<sub>H</sub>/64 111: f<sub>SUB</sub> These three bits are used to select which clock is used as the system clock source. In addition to the system clock source directly derived from $f_H$ or $f_{SUB}$ , a divided version of the high speed system oscillator can also be chosen as the system clock source. Bit 4~2 Unimplemented, read as "0" Bit 1 FHIDEN: High Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the high speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Bit 0 **FSIDEN**: Low Frequency oscillator control when CPU is switched off 0: Disable 1: Enable This bit is used to control whether the low speed oscillator is activated or stopped when the CPU is switched off by executing a "HALT" instruction. Note: A certain delay is required before the relevant clock is successfully switched to the target clock source after any clock switching setup using the CKS2~CKS0 bits. A proper delay time must be arranged before executing the following operations which require immediate reaction with the target clock source. Clock switching delay time= $4 \times t_{SYS} + [0 \sim (1.5 \times t_{Curr.} + 0.5 \times t_{Tar.})]$ Where $t_{Curr.}$ indicates the current clock period, $t_{Tar.}$ indicates the target clock period and $t_{SYS}$ indicates the current system clock period. Rev. 1.20 66 December 29, 2023 ### HIRCC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|--------| | Name | _ | _ | _ | _ | HIRC1 | HIRC0 | HIRCF | HIRCEN | | R/W | _ | _ | _ | _ | R/W | R/W | R | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 HIRC1~HIRC0: HIRC frequency selection 00: 2MHz 01: 4MHz 10: 8MHz 11: 2MHz When the HIRC oscillator is enabled, the HIRC frequency is changed by changing these two bits, the clock frequency will automatically be changed after the HIRCF flag is set to 1. It is recommended that the HIRC frequency selected by these two bits should be the same with the frequency determined by the configuration options to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. Bit 1 HIRCF: HIRC oscillator stable flag 0: HIRC unstable 1: HIRC stable This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set to 1 to enable the HIRC oscillator, the HIRCF bit will first be cleared to 0 and then set to 1 after the HIRC oscillator is stable. Bit 0 HIRCEN: HIRC oscillator enable control 0: Disable 1: Enable #### **Operating Mode Switching** The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications. In simple terms, Mode Switching between the FAST Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while Mode Switching from the FAST/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When a HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register. Rev. 1.20 67 December 29, 2023 # **FAST Mode to SLOW Mode Switching** When running in the FAST Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by setting the CKS2~CKS0 bits to "111" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption. The SLOW Mode system clock is sourced from the LIRC oscillator and therefore requires this oscillator to be stable before full mode switching occurs. Rev. 1.20 68 December 29, 2023 #### **SLOW Mode to FAST Mode Switching** In SLOW mode the system clock is derived from $f_{SUB}$ . When system clock is switched back to the FAST mode from $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000"~"110" and then the system clock will respectively be switched to $f_{H}$ ~ $f_{H}$ /64. However, if $f_H$ is not used in SLOW mode and thus switched off, it will take some time to reoscillate and stabilise when switching to the FAST mode from the SLOW Mode. This is monitored using the HIRCF bit in the HIRCC register. The time duration required for the high speed system oscillator stabilization is specified in the System Start Up Time Characteristics. #### **Entering the SLEEP Mode** There is only one way for the device to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. #### **Entering the IDLE0 Mode** There is only one way for the device to enter the IDLE0 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "0" and the FSIDEN bit in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: Rev. 1.20 69 December 29, 2023 - The $f_H$ clock will be stopped and the application program will stop at the "HALT" instruction, but the $f_{SUB}$ clock will be on. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. #### **Entering the IDLE1 Mode** There is only one way for the device to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The $f_H$ and $f_{SUB}$ clocks will be on but the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. #### **Entering the IDLE2 Mode** There is only one way for the device to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur: - The $f_H$ clock will be on but the $f_{SUB}$ clock will be off and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. - The WDT will be cleared and resume counting as the WDT function is always enabled. ### **Standby Current Considerations** As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps in the IDLE1 and IDLE2 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to the device which has different package types, as there may be unbonded pins. These pins must either be setup as outputs or if setup as inputs must have pull-high resistors connected. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. Also note that additional standby current will also be required if the LIRC oscillator has been enabled. Rev. 1.20 70 December 29, 2023 In the IDLE1 and IDLE2 Mode the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps. #### Wake-up To minimise power consumption the device can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume. After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows: - An external falling edge on Port A - · A system interrupt - · A WDT overflow When the device executes the "HALT" instruction, it will enter the IDLE or SLEEP mode and the PDF flag will be set high. The PDF flag is cleared to 0 if the device experiences a system power-up or executs the clear Watchdog Timer instruction. If the system is woken up by a WDT overflow, a Watchdog Timer Time-out reset will be initiated and the TO flag will be set to 1. The TO flag is set high if a WDT time-out occurs, and causes a wake-up that only resets the Program Counter and Stack Pointer, the other flags remain in their original status. Each pin on Port A can be setup using the PAWU register to permit a negative transition on the pin to wake-up the system. When a pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled. Rev. 1.20 71 December 29, 2023 # **Watchdog Timer** The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise. # **Watchdog Timer Clock Source** The Watchdog Timer clock source is provided by the internal clock, $f_{LIRC}$ which is sourced from the LIRC oscillator. The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of $2^8$ to $2^{18}$ to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. ### **Watchdog Timer Control Register** A single register, WDTC, controls the required timeout period as well as the enable and reset MCU operation. #### WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 **WE4~WE0**: WDT function software control 01010/10101: Enable Other values: Reset MCU When these bits are changed by the environmental noise or software setting to reset the microcontroller, the reset operation will be activated after a delay time, t<sub>sreset</sub> and the WRF bit in the RSTFC register will be set high. Bit 2~0 WS2~WS0: WDT time-out period selection 000: 28/f<sub>LIRC</sub> 001: 2<sup>10</sup>/f<sub>LIRC</sub> 010: 2<sup>12</sup>/f<sub>LIRC</sub> 011: 2<sup>14</sup>/f<sub>LIRC</sub> 100: 2<sup>15</sup>/f<sub>LIRC</sub> 101: 2<sup>16</sup>/f<sub>LIRC</sub> 110: 2<sup>17</sup>/f<sub>LIRC</sub> These three bits determine the division ratio of the watchdog timer source clock, which in turn determines the time-out period. ### RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag Refer to the Low Voltage Reset section. Bit 1 LRF: LVR control register software reset flag Refer to the Low Voltage Reset section. Rev. 1.20 72 December 29, 2023 Bit 0 WRF: WDTC register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the WDTC register software reset and cleared to zero by the application program. Note that this bit can be cleared to zero only by the application program. #### **Watchdog Timer Operation** The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. There are five bits, WE4~WE0, in the WDTC register to offer the enable and reset control of the Watchdog Timer. The WDT function be enabled if the WE4~WE0 bits are equal to 01010B or 10101B. If the WE4~WE0 bits are set to any other values, other than 01010B and 10101B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on these bits will have a value of 01010B. | WE4~WE0 Bits | WDT Function | | | |------------------|--------------|--|--| | 01010B/10101B | Enable | | | | Any other values | Reset MCU | | | Watchdog Timer Enable/Reset Control Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO high. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO and PDF bits in the status register will be set high and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDTC software reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 bits, the second is using the Watchdog Timer software clear instruction and the third is via a HALT instruction. There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT. The maximum time out period is when the $2^{18}$ division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 seconds for the $2^{18}$ division ratio, and a minimum timeout of 8ms for the $2^{8}$ division ration. Rev. 1.20 73 December 29, 2023 #### Reset and Initialisation A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well-defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address. Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset is implemented in situations where the power supply voltage falls below a certain threshold. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup. #### **Reset Functions** There are several ways in which a microcontroller reset can occur, through events occurring internally. #### **Power-on Reset** The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs. **Power-on Reset Timing Chart** #### Low Voltage Reset - LVR The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device and provide an MCU reset when the value falls below a certain predefined level. The LVR function is always enabled in normal operation with a specific LVR voltage, $V_{LVR}$ . If the supply voltage of the device drop to within a range of $0.9V \sim V_{LVR}$ such as might occur when changing the battery in battery powered applications, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set to 1. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between $0.9V \sim V_{LVR}$ must exist for a time greater than that specified by $t_{LVR}$ in the LVD & LVR Electrical Characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. For the device the $V_{LVR}$ value is fixed at 2.1V. If the LVS7~LVS0 bits are changed to other values by environmental noise, the LVR will reset the device after a delay time, $t_{SRESET}$ . When this happens, the LRF bit in the RSTFC register will be set high. After power-on the register will have the value of 01010101B. Rev. 1.20 74 December 29, 2023 Note that the LVR function will be automatically disabled when the device enters the SLEEP or IDLE mode. **Low Voltage Reset Timing Chart** #### LVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Bit 7~0 LVS7~LVS0: LVR voltage select 01010101B/00110011B/10011001B/10101010B: 2.1V Other values: MCU reset (register is reset to POR value) When an actual low voltage condition occurs, as specified by one of the four defined LVR voltage values above, an MCU reset will be generated. The reset operation will be activated after the low voltage condition keeps more than a $t_{LVR}$ time. The actual $t_{LVR}$ value can be selected by the TLVR1 $\sim$ TLVR0 bits in the TLVRC register. In this situation the register contents will remain the same after such a reset occurs. Any register value, other than the four defined LVR values above, will also result in the generation of an MCU reset. The reset operation will be activated after a delay time, $t_{SRESET}$ . However in this situation the register contents will be reset to the POR value. #### TLVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | TLVR1 | TLVR0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 1 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 TLVR1~TLVR0: Minimum low voltage width to reset time, t<sub>LVR</sub>, selection 00: (7~8)×t<sub>LIRC</sub> 01: (31~32)×t<sub>LIRC</sub> 10: (63~64)×t<sub>LIRC</sub> 11: (127~128)×t<sub>LIRC</sub> #### RSTFC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|------|-----|-----| | Name | _ | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | Х | 0 | 0 | "x": Unknown Bit 7~3 Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag 0: Not occurred1: Occurred This bit is set high when a specific Low Voltage Reset situation condition occurs. This bit can only be cleared to zero by the application program. Rev. 1.20 75 December 29, 2023 Bit 1 LRF: LVR control register software reset flag 0: Not occurred 1: Occurred This bit is set high if the LVRC register contains any non-defined LVRC register values. This in effect acts like a software-reset function. This bit can only be cleared to zero by the application program. Bit 0 WRF: WDT control register software reset flag Refer to the Watchdog Timer Control Register section. #### **In Application Programming Reset** When a specific value of "55H" is written into the FC1 register, a reset signal will be generated to reset the whole device. Refer to the IAP section for more associated details. #### **Watchdog Time-out Reset during Normal Operation** The Watchdog Time-out Reset during normal operation in the FAST or SLOW mode is the same as a Power On reset except that the Watchdog time-out flag TO will be set to "1". WDT Time-out Reset during Normal Operation Timing Chart #### Watchdog Time-out Reset during SLEEP or IDLE Mode The Watchdog Time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to "0" and the TO and PDF flags will be set to "1". Refer to the System Start Up Time Characteristics for t<sub>SST</sub> details. WDT Time-out Reset during SLEEP or IDLE Timing Chart #### **Reset Initial Conditions** The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table: | то | PDF | Reset Conditions | |----|-----|--------------------------------------------------------| | 0 | 0 | Power-on reset | | u | u | LVR reset during FAST or SLOW Mode operation | | 1 | u | WDT time-out reset during FAST or SLOW Mode operation | | 1 | 1 | WDT time-out reset during IDLE or SLEEP Mode operation | "u": stands for unchanged The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs. Rev. 1.20 76 December 29, 2023 | Item | Condition after Reset | |--------------------|--------------------------------------------------| | Program Counter | Reset to zero | | Interrupts | All interrupts will be disabled | | WDT, Time Bases | Cleared after reset, WDT begins counting | | Timer Modules | Timer Modules will be turned off | | Input/Output Ports | I/O ports will be setup as inputs | | Stack Pointer | Stack Pointer will point to the top of the stack | The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers. Note that where more than one package type exists the table will reflect the situation for the larger package type. | Register | Power On Reset | WDT Time-out<br>(Normal Operation) | WDT Time-out<br>(IDLE/SLEEP) | |----------|----------------|------------------------------------|------------------------------| | IAR0 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP0 | 0000 0000 | 0000 0000 | uuuu uuuu | | IAR1 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1L | 0000 0000 | 0000 0000 | uuuu uuuu | | MP1H | 0000 0000 | 0000 0000 | uuuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | | ТВНР | X X X X | uuuu | uuuu | | STATUS | xxxx 00xx | uu1u uuuu | uu11 uuuu | | IAR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2L | 0000 0000 | 0000 0000 | uuuu uuuu | | MP2H | 0000 0000 | 0000 0000 | uuuu uuuu | | RSTFC | x00 | u u u | u u u | | TB0C | 0000 | 0000 | u u u u | | TB1C | 0000 | 0000 | u u u u | | SCC | 11100 | 11100 | uuuuu | | HIRCC | 0000 | 0000 | uuuu | | PA | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | uuuu uuuu | | PAPU | 0000 0000 | 0000 0000 | uuuu uuuu | | PAWU | 0000 0000 | 0000 0000 | uuuu uuuu | | РВ | 1 1111 | 1 1111 | u uuuu | | PBC | 1 1111 | 1 1111 | u uuuu | | PBPU | 0 0000 | 0 0000 | u uuuu | | PC | 1 1111 | 1 1111 | u uuuu | | PCC | 1 1111 | 1 1111 | u uuuu | | PCPU | 0 0000 | 0 0000 | u uuuu | | IECC | 0000 0000 | 0000 0000 | uuuu uuuu | | SLEDC0 | 0000 0000 | 0000 0000 | uuuu uuuu | 77 December 29, 2023 Rev. 1.20 | Register | Power On Reset | WDT Time-out | WDT Time-out | |----------|----------------|--------------------|----------------------| | | 0.000 | (Normal Operation) | (IDLE/SLEEP) | | SLEDC1 | 0000 | 0000 | uuuu | | ORMC | 0000 0000 | 0000 0000 | 0000 0000 | | LVRC | 0101 0101 | 0101 0101 | uuuu uuuu | | LVDC | 00 0000 | 00 0000 | uu uuuu | | TLVRC | 0 1 | 0 1 | u u | | SADC0 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADC1 | 0000 0000 | 0000 0000 | uuuu uuuu | | SADOL | x x x x | x x x x | u u u u<br>(ADRFS=0) | | | | | (ADRFS=1) | | SADOH | xxxx xxxx | xxxx xxxx | (ADRFS=0) | | | | | uuuu<br>(ADRFS=1) | | PSCR | 0 0 | 0 0 | u u | | PLTSW | 0000 | 0000 | 0000 | | PLTDACC | 0 0000 | 0 0000 | u uuuu | | PLTDA0L | 00 0000 | 00 0000 | uu uuuu | | PLTDA1L | 00 0000 | 00 0000 | uu uuuu | | PLTDA2L | 00 0000 | 00 0000 | uu uuuu | | PLTC0C | 0000 0000 | 0000 0000 | uuuu uuuu | | PLTC0VOS | -001 0000 | -001 0000 | -uuu uuuu | | PLTC1C | 0000 0000 | 0000 0000 | uuuu uuuu | | PLTC1VOS | -001 0000 | -001 0000 | -uuu uuuu | | PLTCHYC | -000 0000 | -000 0000 | -uuu uuuu | | PLTAC | -000 | -000 | - u u u | | PLTAVOS | 0010 0000 | 0010 0000 | uuuu uuuu | | PLTDICC1 | 000000 | 000000 | uuuuuu | | PLTDICC0 | 0 0 0 | 0 0 0 | u u u | | EEAL | 0000 0000 | 0000 0000 | uuuu uuuu | | EEAH | 0 | 0 | u | | EED | 0000 0000 | 0000 0000 | uuuu uuuu | | WDTC | 0101 0011 | 0101 0011 | uuuu uuuu | | STKPTR | 0000 | 0000 | u000 | | INTEG | 0000 | 0000 | uuuu | | INTC0 | -000 0000 | -000 0000 | -uuu uuuu | | INTC1 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC2 | 0000 0000 | 0000 0000 | uuuu uuuu | | INTC3 | 0000 | 0000 | uuuu | | MFI0 | 0000 | 0000 | uuuu | | MFI1 | 0000 | 0000 | uuuu | | MFI2 | 0000 | 0000 | uuuu | | MFI3 | 0000 0000 | 0000 0000 | uuuu uuuu | | u | 1 | 1 | 1 | Rev. 1.20 78 December 29, 2023 | Register Power On Reset (Normal Operation) (IDLE/SLEEP) MFI4 0000 0000 0000 0000 uuuu uuuu PTM0C0 0000 0 0000 0 uuuu uuuu PTM0C1 0000 0000 0000 0000 uuuu uuuu PTM0C2 000 000 uu u PTM0DH 0000 0000 0000 0000 uuuu uuuu PTM0AL 0000 0000 0000 0000 uuuu uuuu PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BH 00 00 u u PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM1C0 0000 0000 0000 0000 uuuu uuuu PTM1C1 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH | | | WDT Time-out | WDT Time-out | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|--------------|--------------| | PTM0C0 0000 0 0000 0 uuuu u PTM0C1 0000 0000 0000 0000 uuuu uuuu PTM0C2 000 uu u 0000 0000 uuuu uuuu PTM0DL 0000 0000 0000 0000 uuuu uuuu PTM0DH 00 00 uu PTM0AL 0000 0000 0000 0000 uuuu uuuu PTM0BH 00 00 uu PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM1C0 0000 0000 0000 0000 uuuu uuuu PTM1C1 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 00 uu uu PTM1RPH 00 uu uu <td< th=""><th>Register</th><th>Power On Reset</th><th></th><th></th></td<> | Register | Power On Reset | | | | PTM0C1 0000 0000 0000 0000 uuuu uuuu PTM0C2 000 uu u uu u PTM0DL 0000 0000 0000 0000 uuuu uuuu PTM0DH 00 u uuuu uuuu PTM0AL 0000 0000 0000 0000 uuuu uuuu PTM0AH 00 u uuuu uuuu PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BH 00 u uuuu uuuu PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM1C0 0000 0 0000 0 uuuu uuuu PTM1C1 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 00 uu uu PTM1RPH 00 uu uu PTM1RPH | MFI4 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTMOC2 000 uuu PTMODL 0000 0000 0000 0000 uuuu uuuu PTMODH 00 uu uu PTMOAL 0000 0000 0000 0000 uuuu uuuu PTMOAH 00 uu uu PTMOBL 0000 0000 0000 0000 uuuu uuuu PTMOBH 00 | РТМ0С0 | 0000 0 | 0000 0 | uuuu u | | PTMODL 0000 0000 0000 0000 uuuu uuuu PTMODH 0 0 u u PTMOAL 0000 0000 0000 0000 uuuu uuuu PTMOAH 0 0 u u u u PTMOBL 0000 0000 0000 0000 uuuu uuuu PTMOBH 0 0 u u u u PTMORPL 0000 0000 0000 0000 uuuu uuuu PTMORPH 0 0 u u u u PTM1C0 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 | PTM0C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0DH 00 00 uu PTM0AL 0000 0000 0000 0000 uuuu uuu PTM0AH 00 uu uu PTM0BL 0000 0000 0000 0000 uuuu uuu PTM0BH 00 uu uu PTM0RPL 0000 0000 0000 0000 uuuu uuu PTM1C0 0000 0 0000 0 uuuu uuu PTM1C1 0000 0000 0000 0000 uuuu uuu PTM1DL 0000 0000 0000 0000 uuuu uuu PTM1AL 0000 0000 0000 0000 uuuu uuu PTM1AH 00 uu uu PTM1RPL 0000 0000 0000 0000 uuuu uuu PTM1RPH 00 | PTM0C2 | 000 | 000 | u u u | | PTM0AL 0000 0000 0000 0000 uuuu uuuu PTM0AH 00 uu uu PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BH 00 uu uu PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM1CO 0000 0 0000 0 0000 0 0000 uuuu uuuu PTM1C1 0000 0000 0000 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 0000 0000 0000 00 | PTM0DL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0AH 0 0 u u PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BH 0 0 u u PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM0RPH 0 0 u u PTM1C0 0000 0 0 0000 0 0 uuuu uuuu PTM1C1 0000 0000 0000 0000 0000 0000 0000 00 | PTM0DH | 0 0 | 0 0 | u u | | PTM0BL 0000 0000 0000 0000 uuuu uuuu PTM0BH 00 00 u u PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM0RPH 00 u u PTM1C0 0000 0 0000 0 uuuu uuu PTM1C1 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1DH 00 00 u u PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 00 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM0AL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0BH 0 0 u u PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM0RPH 0 0 u u PTM1C0 0000 0 uuuu u uuuu uuuu PTM1C1 0000 0000 0000 0000 uuuu uuuu uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu uuuu uuuu PTM1DH 0 0 u u u u PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | РТМ0АН | 0 0 | 0 0 | u u | | PTM0RPL 0000 0000 0000 0000 uuuu uuuu PTM0RPH 00 uu PTM1C0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 0000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 0000 0 | PTM0BL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM0RPH 0 0 u u PTM1C0 0000 0 0000 0 0000 0 0000 0 0000 0000 0000 0000 0000 0000 0000 0000 | РТМ0ВН | 0 0 | 0 0 | u u | | PTM1C0 0000 0 0000 0 uuuu u PTM1C1 0000 0000 0000 0000 uuuu uuuu PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1DH 0 0 uu uu PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1AH 00 uu uu PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 00 uu uu PAS0 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM0RPL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1C1 0000 0000 0000 0000 0000 0000 0000 | PTM0RPH | 0 0 | 0 0 | u u | | PTM1DL 0000 0000 0000 0000 uuuu uuuu PTM1DH 0 0 u u PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1AH 0 0 u u u u PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM1C0 | 0000 0 | 0000 0 | uuuu u | | PTM1DH 0 0 u u PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1AH 0 0 u u u u PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM1C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1AL 0000 0000 0000 0000 uuuu uuuu PTM1AH 0 0 u u PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM1DL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1AH 0 0 u u PTM1RPL 0000 0000 0000 0000 uuuu uuuu PTM1RPH 0 0 u u u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM1DH | 0 0 | 0 0 | u u | | PTM1RPL 0000 0000 0000 0000 0000 0000 0000 0 | PTM1AL | 0000 0000 | 0000 0000 | uuuu uuuu | | PTM1RPH 0 0 u u PAS0 0000 0000 0000 0000 uuuu uuuu PAS1 0000 0000 0000 0000 uuuu uuuu PBS0 0000 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 0000 uuuu uuuu | PTM1AH | 0 0 | 0 0 | u u | | PAS0 0000 0000 0000 0000 0000 0000 0000 | PTM1RPL | 0000 0000 | 0000 0000 | uuuu uuuu | | PAS1 0000 0000 0000 0000 0000 0000 0000 0 | PTM1RPH | 0 0 | 0 0 | u u | | PBS0 0000 0000 0000 uuuu uuuu PCS0 0000 0000 0000 uuuu uuuu | PAS0 | 0000 0000 | 0000 0000 | uuuu uuuu | | PCS0 0000 0000 0000 uuuu uuuu | PAS1 | 0000 0000 | 0000 0000 | uuuu uuuu | | | PBS0 | 0000 0000 | 0000 0000 | uuuu uuuu | | IFS 0000 uuuu | PCS0 | 0000 0000 | 0000 0000 | uuuu uuuu | | | IFS | 0000 | 0000 | uuuu | | FC0 0000 0000 0000 uuuu uuuu | FC0 | 0000 0000 | 0000 0000 | uuuu uuuu | | FC1 0000 0000 0000 uuuu uuuu | FC1 | 0000 0000 | 0000 0000 | uuuu uuuu | | FC2 0 0 u u | FC2 | 0 0 | 0 0 | u u | | FARL 0000 0000 0000 uuuu uuuu | FARL | 0000 0000 | 0000 0000 | uuuu uuuu | | FARH 0000 uuuu | FARH | 0000 | 0000 | uuuu | | FD0L 0000 0000 0000 uuuu uuuu | FD0L | 0000 0000 | 0000 0000 | uuuu uuuu | | FD0H 0000 0000 0000 uuuu uuuu | FD0H | 0000 0000 | 0000 0000 | uuuu uuuu | | FD1L 0000 0000 0000 uuuu uuuu | FD1L | 0000 0000 | 0000 0000 | uuuu uuuu | | FD1H 0000 0000 0000 uuuu uuuu | FD1H | 0000 0000 | 0000 0000 | uuuu uuuu | | FD2L 0000 0000 0000 uuuu uuuu | FD2L | 0000 0000 | 0000 0000 | uuuu uuuu | | FD2H 0000 0000 0000 uuuu uuuu | FD2H | 0000 0000 | 0000 0000 | uuuu uuuu | | FD3L 0000 0000 0000 uuuu uuuu | FD3L | | 0000 0000 | uuuu uuuu | | FD3H 0000 0000 0000 uuuu uuuu | FD3H | 0000 0000 | 0000 0000 | uuuu uuuu | | CRCCR 0 u | CRCCR | 0 | 0 | u | | CRCIN 0000 0000 0000 uuuu uuuu | CRCIN | 0000 0000 | 0000 0000 | uuuu uuuu | | CRCDL 0000 0000 0000 uuuu uuuu | CRCDL | 0000 0000 | 0000 0000 | uuuu uuuu | | CRCDH 0000 0000 0000 uuuu uuuu | CRCDH | 0000 0000 | 0000 0000 | | | | | WDT Time-out | | | | | |----------|----------------|--------------------|------------------------------|--|--|--| | Register | Power On Reset | (Normal Operation) | WDT Time-out<br>(IDLE/SLEEP) | | | | | PCRL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | PCRH | 0000 | 0000 | uuuu | | | | | СТМ0С0 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM0C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM0DL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM0DH | 0 0 | 0 0 | u u | | | | | CTM0AL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM0AH | 0 0 | 0 0 | u u | | | | | CTM1C0 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM1C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM1DL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM1DH | 0 0 | 0 0 | u u | | | | | CTM1AL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM1AH | 0 0 | 0 0 | u u | | | | | CTM2C0 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM2C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM2DL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM2DH | 0 0 | 0 0 | u u | | | | | CTM2AL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM2AH | 0 0 | 0 0 | u u | | | | | CTM3C0 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM3C1 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | CTM3DL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | СТМЗДН | 0 0 | 0 0 | u u | | | | | CTM3AL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | СТМЗАН | 0 0 | 0 0 | u u | | | | | USR | 0000 1011 | 0000 1011 | uuuu uuuu | | | | | UCR1 | 0000 00x0 | 0000 00x0 | uuuu uuuu | | | | | UCR2 | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | UCR3 | 0 | 0 | u | | | | | BRDH | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | BRDL | 0000 0000 | 0000 0000 | uuuu uuuu | | | | | UFCR | 00 0000 | 00 0000 | uu uuuu | | | | | TXR_RXR | xxxx xxxx | xxxx xxxx | uuuu uuuu | | | | | RxCNT | 000 | 000 | u u u | | | | | EEC | 0000 0000 | 0000 0000 | uuuu uuuu | | | | Note: "u" stands for unchanged "x" stands for unknown "-" stands for unimplemented Rev. 1.20 80 December 29, 2023 # **Input/Output Ports** Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities. The device provides bidirectional input/output lines labeled with port names PA~PC. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten. | Register | Bit | | | | | | | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PA | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | PAC | PAC7 | PAC6 | PAC5 | PAC4 | PAC3 | PAC2 | PAC1 | PAC0 | | | | PAPU | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 | | | | PAWU | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | | | PB | _ | _ | _ | D4 | PB3 | PB2 | PB1 | PB0 | | | | PBC | _ | _ | _ | D4 | PBC3 | PBC2 | PBC1 | PBC0 | | | | PBPU | _ | _ | _ | D4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 | | | | PC | _ | _ | _ | D4 | PC3 | PC2 | PC1 | PC0 | | | | PCC | _ | _ | _ | D4 | PCC3 | PCC2 | PCC1 | PCC0 | | | | PCPU | _ | _ | _ | D4 | PCPU3 | PCPU2 | PCPU1 | PCPU0 | | | "—": Unimplemented, read as "0" I/O Logic Function Register List #### **Pull-high Resistors** Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as a digital input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using registers PAPU~PCPU, and are implemented using weak PMOS transistors. Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input or NMOS output. Otherwise, the pull-high resistors cannot be enabled. #### PxPU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PxPU7 | PxPU6 | PxPU5 | PxPU4 | PxPU3 | PxPU2 | PxPU1 | PxPU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PxPUn: I/O Port x Pin pull-high function control 0: Disable 1: Enable The PxPUn bit is used to control the pin pull-high function. Here the "x" can be A, B and C. However, the actual available bits for each I/O Port may be different. Rev. 1.20 81 December 29, 2023 #### Port A Wake-up The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register. Note that the wake-up function can be controlled by the wake-up control register only when the pin is selected as a general purpose input and the MCU enters the IDLE or SLEEP mode. #### • PAWU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 PAWU7~PAWU0: PA7~PA0 wake-up function control 0: Disable 1: Enable #### I/O Port Control Registers Each I/O port has its own control register known as PAC~PCC, to control the input/output configuration. With this control register, each CMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin. #### PxC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | PxC7 | PxC6 | PxC5 | PxC4 | PxC3 | PxC2 | PxC1 | PxC0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | **PxCn:** I/O Port x Pin type selection 0: Output 1: Input The PxCn bit is used to control the pin type selection. Here the "x" can be A, B and C. However, the actual available bits for each I/O Port may be different. Note that PB1~PB3 pins are internally connected to the high voltage device, the corresponding PxC bit should properly configured to implement correct interconnection after power-on. In addition, the port control bit denoted as "D4" for ports B and C should be cleared to 0 to set the corresponding pin as an output after power-on reset. This can prevent the device from consuming power due to input floating states for any unbonded pins. Rev. 1.20 82 December 29, 2023 #### I/O Port Source Current Control Each pin in this device can be configured with different output source current which is selected by the corresponding source current selection bits. These source current selection bits are available when the corresponding pin is configured as a CMOS output. Otherwise, these select bits have no effect. Users should refer to the Input/Output Characteristics section to obtain the exact value for different applications. | Register | | | | В | it | | | | |----------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SLEDC0 | SLEDC07 | SLEDC06 | SLEDC05 | SLEDC04 | SLEDC03 | SLEDC02 | SLEDC01 | SLEDC00 | | SLEDC1 | _ | _ | _ | _ | SLEDC13 | SLEDC12 | SLEDC11 | SLEDC10 | Source Current Selection Register List ## SLEDC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|---------|---------|---------|---------| | Name | SLEDC07 | SLEDC06 | SLEDC05 | SLEDC04 | SLEDC03 | SLEDC02 | SLEDC01 | SLEDC00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 SLEDC07~SLEDC06: This bit field value should be kept unchanged after power-on. Bit 5~4 **SLEDC05~SLEDC04**: PB3~PB0 source current selection 00: Source current=Level 0 (Min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (Max.) Bit 3~2 SLEDC03~SLEDC02: PA7~PA4 source current selection 00: Source current=Level 0 (Min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (Max.) #### Bit 1~0 SLEDC01~SLEDC00: PA3~PA0 source current selection 00: Source current=Level 0 (Min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (Max.) #### SLEDC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---------|---------|---------|---------| | Name | _ | _ | _ | _ | SLEDC13 | SLEDC12 | SLEDC11 | SLEDC10 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 **SLEDC13~SLEDC12**: This bit field value should be kept unchanged after power-on. #### Bit 1~0 **SLEDC11~SLEDC10**: PC3~PC0 source current selection 00: Source current=Level 0 (Min.) 01: Source current=Level 1 10: Source current=Level 2 11: Source current=Level 3 (Max.) #### **Pin-shared Functions** The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the desired function of the multi-function I/O pins is selected by a series of registers via the application program control. #### **Pin-shared Function Selection Registers** The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However, by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. The device includes Port "x" Output Function Selection register "n", labeled as PxSn, and Input Function Selection register, labeled as IFS, which can select the desired functions of the multi-function pin-shared pins. The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. For most pin-shared functions, to select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. However, a special point must be noted for some digital input pins, such as INTn, xTCKn, xTPnI, etc, which share the same pin-shared control configuration with their corresponding general purpose I/O functions when setting the relevant pin-shared control bit fields. To select these pin functions, in addition to the necessary pin-shared control and peripheral functional setup aforementioned, they must also be set as an input by setting the corresponding bit in the I/O port control register. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions. | Register | | | | В | it | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAS0 | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | PAS1 | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | PBS0 | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | PCS0 | PCS07 | PCS06 | PCS05 | PCS04 | PCS03 | PCS02 | PCS01 | PCS00 | | IFS | _ | _ | _ | _ | IFS3 | IFS2 | IFS1 | IFS0 | **Pin-shared Function Selection Register List** #### PAS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS07~PAS06: PA3 Pin-shared function selection 00: PA3 01: TX 10: PTP0B 11: AN3 Rev. 1.20 84 December 29, 2023 Bit 5~4 PAS05~PAS04: PA2 Pin-shared function selection > 00: PA2 01: RX/TX 10: PTP1 11: PA2 Bit 3~2 PAS03~PAS02: PA1 Pin-shared function selection > 00: PA1/INT1 01: AN2 10: PA1/INT1 11: PA1/INT1 Bit 1~0 PAS01~PAS00: PA0 Pin-shared function selection > 00: PA0 01: CTP1 10: PA0 11: PA0 #### • PAS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PAS17 | PAS16 | PAS15 | PAS14 | PAS13 | PAS12 | PAS11 | PAS10 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PAS17~PAS16: PA7 Pin-shared function selection > 00: PA7/PTP0I 01: AN1 10: PA7/PTP0I 11: PA7/PTP0I Bit 5~4 PAS15~PAS14: PA6 Pin-shared function selection 00: PA6 01: PTP0 10: RX/TX 11: VREF Bit 3~2 PAS13~PAS12: PA5 Pin-shared function selection 00: PA5/CTCK0 01: PTP1B 10: CTP1B 11: CTP2 Bit 1~0 PAS11~PAS10: PA4 Pin-shared function selection 00: PA4/PTCK0 01: CTP0B 10: AN0 11: PA4/PTCK0 #### • PBS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PBS07~PBS06: Reserved > Note that these bits must be set to "01" when the Power Line Transceiver is used. Otherwise, these bits should be fixed at "00". Bit 5~4 PBS05~PBS04: Reserved > Note that these bits must be set to "01" when the Power Line Transceiver is used. Otherwise, these bits should be fixed at "00". Bit 3~2 **PBS03~PBS02**: Reserved Note that these bits must be set to "01" when the Power Line Transceiver is used. Otherwise, these bits should be fixed at "00". Bit 1~0 **PBS01~PBS00**: PB0 Pin-shared function selection 00: PB0/INT0 01: CTP0 10: PB0/INT0 11: PB0/INT0 #### PCS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PCS07 | PCS06 | PCS05 | PCS04 | PCS03 | PCS02 | PCS01 | PCS00 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PCS07~PCS06: PC3 Pin-shared function selection 00: PC3/PTCK1 01: PTP0B 10: CTP3 11: PC3/PTCK1 Bit 5~4 PCS05~PCS04: PC2 Pin-shared function selection 00: PC2 01: PTP0 10: PC2 11: PC2 Bit 3~2 PCS03~PCS02: PC1 Pin-shared function selection 00: PC1/CTCK1 01: CTP1 10: TX 11: CTP3B Bit 1~0 PCS01~PCS00: PC0 Pin-shared function selection 00: PC0/CTCK2 01: PTP1 10: CTP2B 11: LVDIN #### • IFS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|------|------| | Name | _ | _ | _ | _ | IFS3 | IFS2 | IFS1 | IFS0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 IFS3~IFS2: PTP0I input source selection 00: CXCAP 01: PA7 10: CXCAP 11: CXCAP Note: The CXCAP signal is from the Power Line Transceiver comparator output signal. Bit 1~0 IFS1~IFS0: RX/TX input source pin selection 00: PA2 01: PA6 10: Reserved 11: PA2 #### I/O Pin Structures The accompanying diagram illustrates the internal structures of the I/O logic function. As the exact logical construction of the I/O pin will differ from this diagram, it is supplied as a guide only to assist with the functional understanding of the logic function I/O pins. The wide range of pin-shared structures does not permit all types to be shown. #### **READ PORT Function** The READ PORT function is used to manage the reading of the output data from the data latch or I/O pin, which is specially designed for the IEC60730 self-diagnostic test on the I/O function and A/D paths. There is a register, IECC, which is used to control the READ PORT function. If the READ PORT function is disabled, the pin function will operate as the selected pin-shared function. When a specific data pattern, "11001010", is written into the IECC register, the internal signal named IECM will be set high to enable the READ PORT function. If the READ PORT function is enabled, the value on the corresponding pins will be passed to the accumulator ACC when the read port instruction "mov acc, Px" is executed where the "x" stands for the corresponding I/O port name. ## IECC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | IECS7 | IECS6 | IECS5 | IECS4 | IECS3 | IECS2 | IECS1 | IECS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **IECS7~IECS0**: READ PORT function enable control bit 7 ~ bit 0 11001010: IECM=1 - READ PORT function is enabled Others: IECM=0 - READ PORT function is disabled | READ PORT Function | Disa | bled | Enabled | | | |-----------------------------------------------|-----------|------------|---------|-----------|--| | Port Control Register Bit – PxC.n | 1 | 0 | 1 | 0 | | | I/O Function | Pin value | | | | | | Digital Input Function | Pin value | | | | | | Digital Output Function (except SIM and UART) | 0 | Data latch | Pin v | Pin value | | | SIM: SCK/SCL, SDI/SDA<br>UART: RX/TX, TX | Pin value | value | | | | | Analog Function | 0 | | | | | Note: The value on the above table is the content of the ACC register after "mov a, Px" instruction is executed where "x" means the relevant port name. The additional function of the READ PORT mode is to check the A/D path. When the READ PORT function is disabled, the A/D path from the external pin to the internal analog input will be switched off if the A/D input pin function is not selected by the corresponding selection bits. For the MCU with A/D converter channels, such as A/D AN0~AN7, the desired A/D channel can be switched on by properly configuring the external analog input channel selection bits in the A/D Control Register together with the corresponding analog input pin function is selected. However, the additional function of the READ PORT mode is to force the A/D path to be switched on. For example, when the AN0 is selected as the analog input channel as the READ PORT function is enabled, the AN0 analog input path will be switched on even if the AN0 analog input pin function is not selected. In this way, the AN0 analog input path can be examined by internally connecting the digital output on this shared pin with the AN0 analog input pin switch and then converting the corresponding digital data without any external analog input voltage connected. Note that the A/D converter reference voltage should be equal to the I/O power supply voltage when examining the A/D path using the READ PORT function. A/D Channel Input Path Internally Connection #### **Programming Considerations** Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" Rev. 1.20 88 December 29, 2023 instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports. Port A has the additional capability of providing wake-up functions. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be setup to have this function. #### **Timer Modules - TM** One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions the device includes several Timer Modules, abbreviated to the name TM. The TMs are multi-purpose timing units and serve to provide operations such as Timer/Counter, Input Capture, Compare Match Output and Single Pulse Output as well as being the functional unit for the generation of PWM signals. Each of the TMs has two individual interrupts. The addition of input and output pins for each TM ensures that users are provided with timing units with a wide and flexible range of features. The common features of the different TM types are described here with more detailed information provided in the individual Compact and Periodic Type TM sections. #### Introduction The device contains six TMs and each individual TM can be categorised as a certain type, namely Compact Type TM and Periodic Type TM. Although similar in nature, the different TM types vary in their feature complexity. The common features to all of the Compact and Periodic TMs will be described in this section. The detailed operation regarding each of the TM types will be described in separate sections. The main features and differences between the two types of TMs are summarised in the accompanying table. | Function | СТМ | PTM | |------------------------------|----------------|----------------| | Timer/Counter | √ | √ | | Input Capture | _ | √ | | Compare Match Output | √ | √ | | PWM Output | √ | √ | | Single Pulse Output | _ | √ | | PWM Alignment | Edge | Edge | | PWM Adjustment Period & Duty | Duty or Period | Duty or Period | **TM Function Summary** ## **TM Operation** The different types of TM offer a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running counter whose value is then compared with the value of pre-programmed internal comparators. When the free running count-up counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin. Rev. 1.20 89 December 29, 2023 #### **TM Clock Source** The clock source which drives the main counter in each TM can originate from various sources. The selection of the required clock source is implemented using the xTnCK2~xTnCK0 bits in the xTM control registers, where "x" stands for C or P type TM and "n" stands for the specific TM serial number. The clock source can be a ratio of the system clock f<sub>SYS</sub> or the internal high clock f<sub>H</sub>, the f<sub>SUB</sub> clock source or the external xTCKn pin. The xTCKn pin clock source is used to allow an external signal to drive the TM as an external clock source or for event counting. #### **TM Interrupts** The Compact and Periodic type TMs each have two internal interrupts, one for each of the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a TM interrupt is generated it can be used to clear the counter and also to change the state of the TM output pin. #### **TM External Pins** Each of the TMs, irrespective of what type, have two TM input pins, with the label xTCKn and PTPnI respectively. The xTMn input pin, xTCKn, is essentially a clock source for the xTMn and is selected using the xTnCK2~xTnCK0 bits in the xTMnC0 register. This external TM input pin allows an external clock source to drive the internal TM. The xTCKn input pin can be chosen to have either a rising or falling active edge. The PTCKn pin is also used as the external trigger input pin in single pulse output mode for the PTMn. The other PTMn input pin, PTPnI, is the capture input whose active edge can be a rising edge, a falling edge or both rising and falling edges and the active edge transition type is selected using the PTnIO1~PTnIO0 bits in the PTMnC1 register. There is another capture input, PTCKn, for PTMn capture input mode, which can be used as the external trigger input source. The TMs each have two output pins, xTPn and xTPnB. The xTPnB pin outputs the inverted signal of the xTPn. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external xTPn and xTPnB output pin are also the pins where the TM generates the PWM output waveform. As the TM input and output pins are pin-shared with other functions, the TM input and output functions must first be setup using the relevant pin-shared function selection bits. The details of the pin-shared function selection are described in the pin-shared function section. | ( | TMn | PTMn | | | |-------------------------|--------|-----------------------|----------------------------|--| | Input | Output | Input | Output | | | CTCK0<br>CTCK1<br>CTCK2 | , - | PTCK0, PTP0I<br>PTCK1 | PTP0, PTP0B<br>PTP1, PTP1B | | **TM External Pins** Rev. 1.20 90 December 29, 2023 Note: CTCK3 is not externally bounded. CTMn Function Pin Block Diagram (n=0~3) Note: PTP1I is not externally bounded. PTMn Function Pin Block Diagram (n=0~1) #### **Programming Considerations** The TM Counter Registers and the Capture/Compare CCRA, CCRB and CCRP registers, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed. As the CCRA, CCRB and CCRP registers are implemented in the way shown in the following diagram and accessing these register pairs is carried out in a specific way as described above, it is recommended to use the "MOV" instruction to access the CCRA, CCRB and CCRP low byte registers, named xTMnAL, PTMnBL, PTMnRPL, using the following access procedures. Accessing the CCRA, CCRB or CCRP low byte register without following these access procedures will result in unpredictable values. Rev. 1.20 91 December 29, 2023 The following steps show the read and write procedures: - · Writing Data to CCRA, CCRB or CCRP - Step 1. Write data to Low Byte xTMAL, PTMBL or PTMRPL - Note that here data is only written to the 8-bit buffer. - Step 2. Write data to High Byte xTMAH, PTMBH or PTMRPH - Here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers. - · Reading Data from the Counter Registers, CCRA, CCRB or CCRP - Step 1. Read data from the High Byte xTMDH, xTMAH, PTMBH or PTMRPH - Here data is read directly from the High Byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer. - Step 2. Read data from the Low Byte xTMDL, xTMAL, PTMBL or PTMRPL - This step reads data from the 8-bit buffer. # Compact Type TM - CTM The Compact type TM contains three operating modes, which are Compare Match Output, Timer/ Event Counter and PWM Output modes. The Compact type TM can also be controlled with an external input pin and can drive two external output pins. - Note: 1. As the CTMn external pins are pin-shared with other functions, the relevant pin-shared control bits should be properly configured before using these pins. - 2. The CTPnB is the inverted signal of the CTPn. - 3. CTCKn is unavailable for the CTM3. 10-bit Compact Type TM Block Diagram (n=0~3) #### **Compact Type TM Operation** Its core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP is three bits wide whose value is compared with the highest three bits in the counter while the CCRA is the ten bits and therefore compares with all counter bits. Rev. 1.20 92 December 29, 2023 The only way of changing the value of the 10-bit counter using the application program, is to clear the counter by changing the CTnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a CTMn interrupt signal will also usually be generated. The Compact Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control two output pins. All operating setup conditions are selected using relevant internal registers. #### **Compact Type TM Register Description** Overall operation of the Compact type TM is controlled using several registers. A read only register pair exists to store the internal counter 10-bit value, while a read/write register pair exists to store the internal 10-bit CCRA value. The remaining two registers are control registers which setup the different operating and control modes as well as the three CCRP bits. | Register | | Bit | | | | | | | | |----------|--------|--------|--------|--------|-------|--------|--------|---------|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CTMnC0 | CTnPAU | CTnCK2 | CTnCK1 | CTnCK0 | CTnON | CTnRP2 | CTnRP1 | CTnRP0 | | | CTMnC1 | CTnM1 | CTnM0 | CTnIO1 | CTnIO0 | CTnOC | CTnPOL | CTnDPX | CTnCCLR | | | CTMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | CTMnDH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | CTMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | CTMnAH | _ | _ | _ | _ | _ | _ | D9 | D8 | | 10-bit Compact Type TM Register List (n=0~3) #### CTMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|-------|--------|--------|--------| | Name | CTnPAU | CTnCK2 | CTnCK1 | CTnCK0 | CTnON | CTnRP2 | CTnRP1 | CTnRP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CTnPAU: CTMn counter pause control 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the CTMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. #### Bit 6~4 CTnCK2~CTnCK0: Select CTMn counter clock 000: f<sub>SYS</sub>/4 001: f<sub>SYS</sub> 010: f<sub>H</sub>/16 011: f<sub>H</sub>/64 100: f<sub>SUB</sub> 101: f<sub>SUB</sub> 110: CTCKn rising edge clock (unavailable for CTM3) 111: CTCKn falling edge clock (unavailable for CTM3) These three bits are used to select the clock source for the CTMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_{SUB}$ are other internal clocks, the details of which can be found in the "Operating Modes and System Clocks" section. Rev. 1.20 93 December 29, 2023 #### Bit 3 CTnON: CTMn counter on/off control 0: Off 1: On This bit controls the overall on/off function of the CTMn. Setting the bit high enables the counter to run, clearing the bit to 0 disables the CTMn. Clearing this bit to zero will stop the counter from counting and turn off the CTMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the CTMn is in the Compare Match Output Mode or the PWM Output Mode then the CTMn output pin will be reset to its initial condition, as specified by the CTnOC bit, when the CTnON bit changes from low to high. # Bit 2~0 CTnRP2~CTnRP0: CTMn CCRP 3-bit register, compared with the CTMn counter bit 9 ~ bit 7 Comparator P Match Period = 000: 1024 CTMn clocks 001: 128 CTMn clocks 010: 256 CTMn clocks 011: 384 CTMn clocks 100: 512 CTMn clocks 101: 640 CTMn clocks 110: 768 CTMn clocks 111: 896 CTMn clocks These three bits are used to setup the value on the internal CCRP 3-bit register, which are then compared with the internal counter's highest three bits. The result of this comparison can be selected to clear the internal counter if the CTnCCLR bit is set to zero. Setting the CTnCCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest three counter bits, the compare values exist in 128 clock cycle multiples. Clearing all three bits to zero is in effect allowing the counter to overflow at its maximum value. #### CTMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|--------|--------|---------| | Name | CTnM1 | CTnM0 | CTnIO1 | CTnIO0 | CTnOC | CTnPOL | CTnDPX | CTnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7~6 CTnM1~CTnM0: CTMn operating mode selection 00: Compare Match Output Mode 01: Undefined 10: PWM Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the CTMn. To ensure reliable operation the CTMn should be switched off before any changes are made to the CTnM1 and CTnM0 bits. In the Timer/Counter Mode, the CTMn output pin state is undefined. #### Bit 5~4 CTnIO1~CTnIO0: CTMn external pin function selection Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output Rev. 1.20 94 December 29, 2023 PWM Output Mode 00: PWM Output inactive state 01: PWM Output active state 10: PWM output 11: Undefined Timer/Counter Mode Unused These two bits are used to determine how the CTMn external pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the CTMn is running. In the Compare Match Output Mode, the CTnIO1 and CTnIO0 bits determine how the CTMn output pin changes state when a compare match occurs from the Comparator A. The CTMn output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the CTMn output pin should be setup using the CTnOC bit in the CTMnC1 register. Note that the output level requested by the CTnIO1 and CTnIO0 bits must be different from the initial value setup using the CTnOC bit otherwise no change will occur on the CTMn output pin when a compare match occurs. After the CTMn output pin changes state it can be reset to its initial level by changing the level of the CTnON bit from low to high. In the PWM Output Mode, the CTnIO1 and CTnIO0 bits determine how the CTMn output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the CTnIO1 and CTnIO0 bits only after the CTMn has been switched off. Unpredictable PWM outputs will occur if the CTnIO1 and CTnIO0 bits are changed when The CTMn is running. Bit 3 CTnOC: CTPn output control bit Compare Match Output Mode 0: Initial low 1: Initial high PWM Output Mode 0: Active low 1: Active high This is the output control bit for the CTPn output pin. Its operation depends upon whether CTMn is being used in the Compare Match Output Mode or in the PWM Output Mode. It has no effect if the CTMn is in the Timer/Counter Mode. In the Compare Match Output Mode, it determines the logic level of the CTMn output pin before a compare match occurs. In the PWM Output Mode, it determines if the PWM signal is active high or active low. Bit 2 CTnPOL: CTMn CTPn output polarity control 0: Non-invert 1: Invert This bit controls the polarity of the CTPn output pin. When the bit is set high the CTMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the CTMn is in the Timer/Counter Mode. Bit 1 CTnDPX: CTMn PWM period/duty control 0: CCRP - period; CCRA - duty 1: CCRP – duty; CCRA – period This bit determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Rev. 1.20 95 December 29, 2023 #### Bit 0 CTnCCLR: CTMn counter clear condition selection 0: CTMn Comparatror P match 1: CTMn Comparatror A match This bit is used to select the method which clears the counter. Remember that the Compact TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the CTnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The CTnCCLR bit is not used in the PWM Output Mode. #### • CTMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CTMn Counter Low Byte Register bit $7 \sim$ bit 0 CTMn 10-bit Counter bit $7 \sim$ bit 0 #### CTMnDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 **D9~D8**: CTMn Counter High Byte Register bit $1 \sim$ bit $0 \sim$ CTMn 10-bit Counter bit $9 \sim$ bit $8 \sim$ #### CTMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CTMn CCRA Low Byte Register bit 7 ~ bit 0 CTMn 10-bit CCRA bit 7 ~ bit 0 # • CTMnAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 **D9~D8**: CTMn CCRA High Byte Register bit 1 ~ bit 0 CTMn 10-bit CCRA bit 9 ~ bit 8 Rev. 1.20 96 December 29, 2023 #### **Compact Type TM Operating Modes** The Compact Type TM can operate in one of three operating modes, Compare Match Output Mode, PWM Output Mode or Timer/Counter Mode. The operating mode is selected using the CTnM1 and CTnM0 bits in the CTMnC1 register. #### **Compare Match Output Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the CTnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both CTMnAF and CTMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the CTnCCLR bit in the CTMnC1 register is high, then the counter will be cleared when a compare match occurs from Comparator A. However, here only the CTMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore, when CTnCCLR is high no CTMnPF interrupt request flag will be generated. If the CCRA bits are all zero, the counter will overflow when it reaches its maximum 10-bit, 3FF Hex, value, however here the CTMnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the CTMn output pin will change state. The CTMn output pin condition however only changes state when a CTMnAF interrupt request flag is generated after a compare match occurs from Comparator A. The CTMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the CTMn output pin. The way in which the CTMn output pin changes state are determined by the condition of the CTnIO1 and CTnIO0 bits in the CTMnC1 register. The CTMn output pin can be selected using the CTnIO1 and CTnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the CTMn output pin, which is setup after the CTnON bit changes from low to high, is setup using the CTnOC bit. Note that if the CTnIO1 and CTnIO0 bits are zero then no pin change will take place. Rev. 1.20 97 December 29, 2023 Compare Match Output Mode - CTnCCLR=0 (n=0~3) Note: 1. With CTnCCLR=0, a Comparator P match will clear the counter - 2. The CTMn output pin controlled only by the CTMnAF flag - 3. The output pin reset to initial state by a CTnON bit rising edge Rev. 1.20 98 December 29, 2023 Compare Match Output Mode - CTnCCLR=1 (n=0~3) Note: 1. With CTnCCLR=1, a Comparator A match will clear the counter - 2. The CTMn output pin controlled only by the CTMnAF flag - 3. The output pin reset to initial state by a CTnON rising edge - 4. The CTMnPF flags is not generated when CTnCCLR=1 Rev. 1.20 99 December 29, 2023 #### **Timer/Counter Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the CTMn output pin is not used. Therefore, the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the CTMn output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared functions. #### **PWM Output Mode** To select this mode, bits CTnM1 and CTnM0 in the CTMnC1 register should be set to 10 respectively. The PWM function within the CTMn is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the CTMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output Mode, the CTnCCLR bit has no effect on the PWM operation. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. Which register is used to control either frequency or duty cycle is determined using the CTnDPX bit in the CTMnC1 register. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The CTnOC bit in the CTMnC1 register is used to select the required polarity of the PWM waveform while the two CTnIO1 and CTnIO0 bits are used to enable the PWM output or to force the CTMn output pin to a fixed high or low level. The CTnPOL bit is used to reverse the polarity of the PWM output waveform. #### • 10-bit CTMn, PWM Output Mode, Edge-aligned Mode, CTnDPX=0 | CCRP | 1~7 | 0 | | | | |--------|----------|------|--|--|--| | Period | CCRP×128 | 1024 | | | | | Duty | CCRA | | | | | If f<sub>SYS</sub>=8MHz, CTMn clock source is f<sub>SYS</sub>/4, CCRP=2, CCRA=128, The CTMn PWM output frequency= $(f_{SYS}/4)/(2\times128)=f_{SYS}/1024=8$ kHz, duty= $128/(2\times128)=50\%$ . If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. #### • 10-bit CTMn, PWM Output Mode, Edge-aligned Mode, CTnDPX=1 | CCRP | 1~7 | 0 | | | |--------|----------|------|--|--| | Period | CCRA | | | | | Duty | CCRP×128 | 1024 | | | The PWM output period is determined by the CCRA register value together with the CTMn clock while the PWM duty cycle is defined by the CCRP register value. Rev. 1.20 100 December 29, 2023 Note: 1. Here CTnDPX=0 - Counter cleared by CCRP - 2. A counter clear sets PWM Period - 3. The internal PWM function continues running even when CTnIO[1:0]=00 or 01 - 4. The CTnCCLR bit has no influence on PWM operation 101 December 29, 2023 Rev. 1.20 Note: 1. Here CTnDPX=1 - Counter cleared by CCRA - 2. A counter clear sets PWM Period - 3. The internal PWM function continues even when CTnIO[1:0]=00 or 01 - 4. The CTnCCLR bit has no influence on PWM operation Rev. 1.20 December 29, 2023 # Periodic Type TM - PTM The Periodic Type TMs contain five operating modes, which are Compare Match Output, Timer/ Event Counter, Capture Input, Single Pulse Output and PWM Output modes. The Periodic TMs can be controlled with external input pins and can drive two external output pins. Note: 1. The CXCAP is the Power Line Transceiver comparator output signal. - 2. The PTMn PTPnI signal can be from the external PTPnI pin input or from the internal CXCAP signal of the Power Line Transceiver, which is selected using the IFS[3:2] bits. - 3. As the PTMn external pins are pin-shared with other functions, the relevant pin-shared control bits should be properly configured before using these pins. #### Periodic Type TM Block Diagram (n=0) Note: As the PTMn external pins are pin-shared with other functions, the relevant pin-shared control bits should be properly configured before using these pins. #### Periodic Type TM Block Diagram (n=1) Rev. 1.20 103 December 29, 2023 #### **Periodic TM Operation** The Periodic Type TM core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRA and CCRP registers. The CCRA and CCRP comparators are 10-bit wide whose value is respectively compared with all counter bits. The only way of changing the value of the 10-bit counter using the application program, is to clear the counter by changing the PTnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a PTMn interrupt signal will also usually be generated. The Periodic Type TM can operate in a number of different operational modes and can be driven by different clock sources including two input pins and also control two output pins. All operating setup conditions are selected using relevant internal registers. # **Periodic Type TM Register Description** Overall operation of the Periodic Type TM is controlled using a series of registers. A read only register pair exists to store the internal 10-bit counter value, while three read/write register pairs exist to store the internal 10-bit CCRA value, CCRP value and CCRB value. The remaining three registers are control registers which setup the different operating and control modes. | Register | | | | | Bit | it | | | | | | | | |----------|--------|--------|--------|--------|-------|----------|----------|---------|--|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | PTMnC0 | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ | | | | | | | PTMnC1 | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | PTnCAPTS | PTnCCLR | | | | | | | PTMnC2* | _ | _ | _ | _ | _ | PTnTCLR1 | PTnTCLR0 | PTnVLF | | | | | | | PTMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | PTMnDH | _ | _ | _ | _ | | _ | D9 | D8 | | | | | | | PTMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | PTMnAH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | | PTMnBL* | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | PTMnBH* | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | | PTMnRPL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | PTMnRPH | _ | _ | _ | _ | _ | _ | D9 | D8 | | | | | | <sup>\*:</sup> The Registers with \* symbol are only available for PTM0 (i.e., n=0). # 10-bit Periodic TM Register List (n=0~1) #### PTMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|-------|---|---|---| | Name | PTnPAU | PTnCK2 | PTnCK1 | PTnCK0 | PTnON | _ | _ | _ | | R/W | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | Bit 7 **PTnPAU**: PTMn counter pause control 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the PTMn will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. Rev. 1.20 104 December 29, 2023 #### Bit 6~4 PTnCK2~PTnCK0: PTMn counter clock selection $\begin{array}{c} 000: \, f_{SYS}/4 \\ 001: \, f_{SYS} \\ 010: \, f_H/16 \\ 011: \, f_H/64 \\ 100: \, f_{SUB} \\ 101: \, f_{SUB} \end{array}$ 110: PTCKn rising edge clock111: PTCKn falling edge clock These three bits are used to select the clock source for the PTMn. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_{SUB}$ are other internal clocks, the details of which can be found in the "Operating Modes and System Clocks" section. #### Bit 3 **PTnON**: PTMn counter on/off control 0: Off 1: On This bit controls the overall on/off function of the PTMn. Setting the bit high enables the counter to run, clearing the bit disables the PTMn. Clearing this bit to zero will stop the counter from counting and turn off the PTMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the PTMn is in the Compare Match Output Mode, PWM output Mode or Single Pulse Output Mode then the PTMn output pin will be reset to its initial condition, as specified by the PTnOC bit, when the PTnON bit changes from low to high. Bit 2~0 Unimplemented, read as "0" # • PTMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|--------|--------|-------|--------|----------|---------| | Name | PTnM1 | PTnM0 | PTnIO1 | PTnIO0 | PTnOC | PTnPOL | PTnCAPTS | PTnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit 7~6 **PTnM1~PTnM0**: PTMn operating mode selection 00: Compare Match Output Mode 01: Capture Input Mode 10: PWM Output Mode or Single Pulse Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the PTMn. To ensure reliable operation the PTMn should be switched off before any changes are made to the PTnM1 and PTnM0 bits. In the Timer/Counter Mode, the PTMn output pin state is undefined. #### Bit 5~4 **PTnIO1~PTnIO0**: PTMn external pin function selection Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Output Mode/Single Pulse Output Mode 00: PWM output inactive state 01: PWM output active state 10: PWM output 11: Single pulse output Capture Input Mode (n=0) #### PTnTCLR[1:0]=00B: - 00: Input capture at rising edge of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRA - 01: Input capture at falling edge of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRA - 10: Input capture at both falling and rising edges of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRA - 11: Input capture disabled #### PTnTCLR[1:0]=01B,10B or 11B: - 00: Input capture at rising edge of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRB - 01: Input capture at falling edge of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRA - 10: Input capture at both falling and rising edges of PTPnI, CXCAP or PTCKn, and the counter value will be latched into CCRA at falling edge or CCRB at rising edge - 11: Input capture disabled #### Capture Input Mode (n=1) - 00: Input capture at rising edge of PTCKn - 01: Input capture at falling edge of PTCKn - 10: Input capture at rising/falling edge of PTCKn - 11: Input capture disabled #### Timer/Counter Mode Unused These two bits are used to determine how the PTMn external pin functions when a certain condition is reached. The function that these bits select depends upon in which mode the PTMn is running. In the Compare Match Output Mode, the PTnIO1 and PTnIO0 bits determine how the PTMn output pin changes state when a compare match occurs from the Comparator A. The PTMn output can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the PTMn output should be setup using the PTnOC bit in the PTMnC1 register. Note that the output level requested by the PTnIO1 and PTnIO0 bits must be different from the initial value setup using the PTnOC bit otherwise no change will occur on the PTMn noutput when a compare match occurs. After the PTMn output pin changes state, it can be reset to its initial level by changing the level of the PTnON bit from low to high. In the PWM Output Mode, the PTnIO1 and PTnIO0 bits determine how the PTMn output changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the PTnIO1 and PTnIO0 bits only after the PTMn has been switched off. Unpredictable PWM outputs will occur if the PTnIO1 and PTnIO0 bits are changed when the PTMn is running. Bit 3 **PTnOC**: PTMn PTPn output control bit Compare Match Output Mode - 0: Initial low - 1: Initial high PWM Output Mode/Single Pulse Output Mode - 0: Active low - 1: Active high This is the output control bit for the PTMn output. Its operation depends upon whether PTMn is being used in the Compare Match Output Mode or in the PWM Output Mode/Single Pulse Output Mode. It has no effect if the PTMn is in the Timer/Counter Mode. In the Compare Match Output Mode, it determines the logic level of the PTMn output before a compare match occurs. In the PWM Output Mode it determines if the PWM signal is active high or active low. In the Single Pulse Output Mode, it determines the logic level of the PTMn output when the PTnON bit changes from low to high. Rev. 1.20 106 December 29, 2023 Bit 2 **PTnPOL**: PTMn PTPn output polarity control 0: Non-invert 1: Invert This bit controls the polarity of the PTPn output. When the bit is set high the PTMn output will be inverted and not inverted when the bit is zero. It has no effect if the PTMn is in the Timer/Counter Mode. Bit 1 **PTnCAPTS**: PTMn capture trigger source selection For n=0 - 0: From the external PTPnI pin or the internal CXCAP signal, selected using the IFS[3:2] bits - 1: From the PTCKn pin For n=1 - 0: Reserved - 1: From the PTCKn pin Note that for PTM1 (n=1), this bit must be set to "1" when the capture input mode is used. Bit 0 **PTnCCLR**: PTMn counter clear condition selection 0: PTMn Comparator P match 1: PTMn Comparator A match This bit is used to select the method which clears the counter. Remember that the Periodic TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the PTnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The PTnCCLR bit is not used in the PWM Output Mode, Single Pulse Output Mode or Capture Input Mode. #### • PTMnC2 Register (n=0 only) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|----------|----------|--------| | Name | _ | _ | _ | _ | _ | PTnTCLR1 | PTnTCLR0 | PTnVLF | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~3 Unimplemented, read as "0" Bit 2~1 **PTnTCLR1~PTnTCLR0**: PTMn counter clear condition selection (Capture Input Mode only) 00: Comparator P match 01: Comparator P match or PTCKn/PTPnI/CXCAP rising edge 10: Comparator P match or PTCKn/PTPnI/CXCAP falling edge 11: Comparator P match or PTCKn/PTPnI/CXCAP dual edges Note that these bit selections can be available only when the PTMn operates in the Capture Input Mode. Bit 0 **PTnVLF**: PTMn counter value latch edge flag 0: Falling edge triggers the counter value latch 1: Rising edge triggers the counter value latch When the PTnTCLR1~PTnTCLR0 bits are equal to 00B, ignore this flag status. # • PTMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **D7\simD0**: PTMn Counter Low Byte Register bit $7\sim$ bit 0 PTMn 10-bit Counter bit $7\sim$ bit 0 #### • PTMnDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit $1\sim 0$ **D9\simD8**: PTMn Counter High Byte Register bit $1\sim$ bit 0 PTMn 10-bit Counter bit 9 ~ bit 8 #### • PTMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: PTMn CCRA Low Byte Register bit $7 \sim$ bit 0 PTMn 10-bit CCRA bit $7 \sim$ bit 0 #### • PTMnAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 **D9~D8**: PTMn CCRA High Byte Register bit 1 ~ bit 0 PTMn 10-bit CCRA bit 9 ~ bit 8 #### • PTMnBL Register (n=0 only) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: PTMn CCRB Low Byte Register bit $7 \sim$ bit 0 PTMn 10-bit CCRB bit $7 \sim$ bit 0 Rev. 1.20 108 December 29, 2023 # • PTMnBH Register (n=0 only) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 **D9~D8**: PTMn CCRB High Byte Register bit 1 ~ bit 0 PTMn 10-bit CCRB bit $9 \sim$ bit 8 # PTMnRPL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: PTMn CCRP Low Byte Register bit $7 \sim \text{bit } 0$ PTMn 10-bit CCRP bit $7 \sim bit 0$ # • PTMnRPH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" **D9~D8**: PTMn CCRP High Byte Register bit $1 \sim \text{bit } 0$ Bit 1~0 PTMn 10-bit CCRP bit 9 ~ bit 8 Rev. 1.20 109 December 29, 2023 # **Periodic Type TM Operating Modes** The Periodic Type TM can operate in one of five operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode, Capture Input Mode or Timer/Counter Mode. The operating mode is selected using the PTnM1 and PTnM0 bits in the PTMnC1 register. ## **Compare Match Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the PTnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both PTMnAF and PTMnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the PTnCCLR bit in the PTMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the PTMnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when PTnCCLR is high no PTMnPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA can not be cleared to zero. If the CCRA bits are all zero, the counter will overflow when its reaches its maximum 3FF Hex value, however here the PTMnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the PTMn output will change state. The PTMn output condition however only changes state when a PTMnAF interrupt request flag is generated after a compare match occurs from Comparator A. The PTMnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the PTMn output. The way in which the PTMn output changes state are determined by the condition of the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The PTMn output can be selected using the PTnIO1 and PTnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the PTMn output, which is setup after the PTnON bit changes from low to high, is setup using the PTnOC bit. Note that if the PTnIO1 and PTnIO0 bits are zero then no output change will take place. Rev. 1.20 110 December 29, 2023 Compare Match Output Mode - PTnCCLR=0 (n=0~1) Note: 1. With PTnCCLR=0 a Comparator P match will clear the counter - 2. The PTMn output is controlled only by the PTMnAF flag - 3. The output is reset to its initial state by a PTnON bit rising edge Rev. 1.20 111 December 29, 2023 Compare Match Output Mode - PTnCCLR=1 (n=0~1) Note: 1. With PTnCCLR=1 a Comparator A match will clear the counter - 2. The PTMn output is controlled only by the PTMnAF flag - 3. The output is reset to its initial state by a PTnON bit rising edge - 4. A PTMnPF flag is not generated when PTnCCLR=1 Rev. 1.20 112 December 29, 2023 #### **Timer/Counter Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the PTMn output pins are not used. Therefore, the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the PTMn output pins are not used in this mode, the pins can be used as normal I/O pins or other pin-shared functions. #### **PWM Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively. The PWM function within the PTMn is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the PTMn output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output Mode, the PTnCCLR bit has no effect on the PWM operation. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The PTnOC bit in the PTMnC1 register is used to select the required polarity of the PWM waveform while the two PTnIO1 and PTnIO0 bits are used to enable the PWM output or to force the PTMn output to a fixed high or low level. The PTnPOL bit is used to reverse the polarity of the PWM output waveform. ## • 10-bit PTMn, PWM Output Mode, Edge-aligned Mode | CCRP | 1~1023 | 0 | | | | | |--------|--------|------|--|--|--|--| | Period | 1~1023 | 1024 | | | | | | Duty | CCRA | | | | | | If f<sub>SYS</sub>=8MHz, PTMn clock source select f<sub>SYS</sub>/4, CCRP=512 and CCRA=128, The PTMn PWM output frequency= $(f_{SYS}/4)/512=f_{SYS}/2048=4kHz$ , duty=128/512=25%. If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. Rev. 1.20 113 December 29, 2023 Note: 1. Counter cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues running even when PTnIO[1:0]=00 or 01 - 4. The PTnCCLR bit has no influence on PWM operation Rev. 1.20 114 December 29, 2023 ## **Single Pulse Output Mode** To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 10 respectively and also the PTnIO1 and PTnIO0 bits should be set to 11 respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the PTMn output pin. The trigger for the pulse output leading edge is a low to high transition of the PTnON bit, which can be implemented using the application program. However, in the Single Pulse Mode, the PTnON bit can also be made to automatically change from low to high using the external PTCKn pin, which will in turn initiate the Single Pulse output. When the PTnON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The PTnON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the PTnON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A. However, a compare match from Comparator A will also automatically clear the PTnON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate a PTMn interrupt. The counter can only be reset back to zero when the PTnON bit changes from low to high when the counter restarts. In the Single Pulse Output Mode CCRP is not used. The PTnCCLR bit is not used in this Mode. Rev. 1.20 115 December 29, 2023 Single Pulse Output Mode (n=0~1) Note: 1. Counter stopped by CCRA - 2. CCRP is not used - 3. The pulse is triggered by the PTCKn pin or by setting the PTnON bit high - 4. A PTCKn pin active edge will automatically set the PTnON bit high - 5. In the Single Pulse Mode, PTnIO[1:0] must be set to "11" and cannot be changed Rev. 1.20 116 December 29, 2023 #### Capture Input Mode (n=0 for PTM0) To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 01 respectively. This mode enables external or internal signals to capture and store the present value of the internal counter and can therefore be used for applications such as pulse width measurements. The capture input signal is supplied on the PTCKn or PTPnI pin or from the internal CXCAP signal, which is selected using the PTnCAPTS bit in the PTMnC1 register together with the IFS[3:2] bits in the IFS register. The input pin active edge can be either a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The counter is started when the PTnON bit changes from low to high which is initiated using the application program. The PTnIO1 and PTnIO0 bits decide which active edge transition type to latch counter value and generate an interrupt. The PTnTCLR1 and PTnTCLR0 bits decide the condition that the counter reset back to zero. The present counter value being latched into CCRA or CCRB is decided by both PTnIO1~PTnIO0 and PTnTCLR1~PTnTCLR0 settings. The PTnIO1~PTnIO0 and PTnTCLR1. When the required edge transition appears on the PTCKn or PTPnI pin or CXCAP signal, the present value in the counter will be latched into the CCRA registers or CCRB registers and a PTMn interrupt will be generated. Irrespective of what events occur on the PTCKn or PTPnI pin or CXCAP signal, the counter will continue to free run until the PTnON bit changes from high to low. When a CCRP compare match occurs the counter will reset back to zero; in this way the CCRP value can be used to control the maximum counter value. When a CCRP compare match occurs from Comparator P, a PTMn interrupt will also be generated. Counting the number of overflow interrupt signals from the CCRP can be a useful method in measuring long pulse widths. The PTnIO1 and PTnIO0 bits can select the active trigger edge on the PTCKn or PTPnI pin or CXCAP signal to be a rising edge, falling edge or both edge types. If the PTnIO1 and PTnIO0 bits are both set high, then no capture operation will take place irrespective of what happens on the PTCKn or PTPnI pin or CXCAP signal, however it must be noted that the counter will continue to run. There are some considerations that should be noted. If PTCKn is used as the capture input source, then it cannot be selected as the PTMn clock source. If the captured pulse width is less than 2 timer clock periods, it may be ignored by hardware. After the counter value is latched to the CCRA or CCRB registers by an active capture edge, the PTMnAF flag will be set high and the PTnVLF flag status will be changed after 0.5 timer clock periods. The delay time from the active capture edge received to the action of latching counter value to CCRA or CCRB registers is less than 1.5 timer clock periods. The PTnCCLR, PTnOC and PTnPOL bits are not used in this mode. Rev. 1.20 117 December 29, 2023 Capture Input Mode - PTnTCLR[1:0]=00 (n=0) - Note: 1. PTnM[1:0]=01, PTnTCLR[1:0]=00 and active edge set by the PTnIO[1:0] bits - 2. A PTMn capture input (PTCKn or PTPnI pin or CXCAP signal) active edge transfers the counter value to CCRA - 3. Comparator P match will clear the counter - 4. PTnCCLR bit is not used - 5. No output function PTnOC and PTnPOL bits are not used - 6. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero - 7. Ignore the PTnVLF bit status when PTnTCLR[1:0]=00 - 8. The capture input mode cannot be used if the selected PTMn counter clock is not available Rev. 1.20 118 December 29, 2023 Capture Input Mode - PTnTCLR[1:0]=01 (n=0) Note: 1. PTnM[1:0]=01, PTnTCLR[1:0]=01 and active edge set by the PTIO[1:0] bits - 2. A PTMn capture input (PTCKn or PTPnI pin or CXCAP signal) active edge transfers the counter value to CCRA or CCRB - 3. Comparator P match or PTMn capture input rising edge will clear the counter - 4. PTnCCLR bit is not used - 5. No output function PTnOC and PTnPOL bits are not used - 6. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero - 7. The capture input mode cannot be used if the selected PTMn counter clock is not available Rev. 1.20 119 December 29, 2023 Capture Input Mode - PTnTCLR[1:0]=10 (n=0) Note: 1. PTnM[1:0]=01, PTnTCLR[1:0]=10 and active edge set by the PTnIO[1:0] bits - 2. A PTMn capture input (PTCKn or PTPnI pin or CXCAP signal) active edge transfers the counter value to CCRA or CCRB - 3. Comparator P match or PTMn capture input falling edge will clear the counter - 4. PTnCCLR bit is not used - 5. No output function PTnOC and PTnPOL bits are not used - 6. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to - 7. The capture input mode cannot be used if the selected PTMn counter clock is not available Rev. 1.20 December 29, 2023 Capture Input Mode - PTnTCLR[1:0]=11 (n=0) Note: 1. PTnM[1:0]=01, PTnTCLR[1:0]=11 and active edge set by the PTnIO[1:0] bits - 2. A PTMn capture input (PTCKn or PTPnI pin or CXCAP signal) active edge transfers the counter value to CCRA or CCRB - 3. Comparator P match or PTMn capture input rising or falling edge will clear the counter - 4. PTnCCLR bit is not used - 5. No output function PTnOC and PTnPOL bits are not used - 6. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero - 7. The capture input mode cannot be used if the selected PTMn counter clock is not available Rev. 1.20 121 December 29, 2023 #### Capture Input Mode (n=1 for PTM1) To select this mode, bits PTnM1 and PTnM0 in the PTMnC1 register should be set to 01 respectively. This mode enables external signals to capture and store the present value of the internal counter and can therefore be used for applications such as pulse width measurements. The external signal is supplied on the PTCKn pin which is selected using the PTnCAPTS bit in the PTMnC1 register. The input pin active edge can be either a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the PTnIO1 and PTnIO0 bits in the PTMnC1 register. The counter is started when the PTnON bit changes from low to high which is initiated using the application program. When the required edge transition appears on the PTCKn pin the present value in the counter will be latched into the CCRA registers and a PTMn interrupt generated. Irrespective of what events occur on the PTCKn pin, the counter will continue to free run until the PTnON bit changes from high to low. When a CCRP compare match occurs the counter will reset back to zero; in this way the CCRP value can be used to control the maximum counter value. When a CCRP compare match occurs from Comparator P, a PTM interrupt will also be generated. Counting the number of overflow interrupt signals from the CCRP can be a useful method in measuring long pulse widths. The PTnIO1 and PTnIO0 bits can select the active trigger edge on the PTCnK pin to be a rising edge, falling edge or both edge types. If the PTnIO1 and PTnIO0 bits are both set high, then no capture operation will take place irrespective of what happens on the PTCKn pin, however it must be noted that the counter will continue to run. There are some considerations that should be noted. If PTCKn is used as the capture input source, then it cannot be selected as the PTMn clock source. If the captured pulse width is less than 2 timer clock periods, it may be ignored by hardware. After the counter value is latched to the CCRA registers by an active capture edge, the PTMnAF flag will be set high after 0.5 timer clock periods. The delay time from the active capture edge received to the action of latching counter value to CCRA registers is less than 1.5 timer clock periods. The PTnCCLR, PTnOC and PTnPOL bits are not used in this Mode. Rev. 1.20 122 December 29, 2023 Capture Input Mode (n=1) Note: 1. PTnM[1:0]=01 and active edge set by the PTIO[1:0] bits - 2. A PTMn Capture input pin active edge transfers the counter value to CCRA - 3. PTnCCLR bit is not used - 4. No output function PTnOC and PTnPOL bits are not used - 5. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to - 6. The capture input mode cannot be used if the selected PTMn counter clock is not available Rev. 1.20 123 December 29, 2023 # **Power Line Transceiver - PLT** The device provides a power line transceiver circuit which provides a way to transmit and receive data on the common power lines of an interconnected array of microcontroller based subsystems. By having a power line data transceiver inside each subsystem, the shared power and data cabling can be reduced to a simple two line type, offering major installation cost reductions. The circuit mainly consists of three 6-bit D/A Converters, one fully integrated Operational Amplifier and two Comparators. The reference voltage of the DACO/DAC1 is selected by the PLTDA0REFS/PLTDA1REFS bit. Note: 1. After the ONE-SHOT circuit is triggered, it will not be triggered repeatedly during its operation. - 2. The unbonded power line transceiver lines, PLIS, PLRX and PLTX, are internally connected to the lines, IS, RXOUT and TXIN respectively. - 3. These unbonded lines are internally pin-shared with other functions, so the PBS0[7:2] bits must be set to 010101 when the power line transceiver is used. **Power Line Transceiver Block Diagram** Rev. 1.20 124 December 29, 2023 # **Power Line Transceiver Registers** Overall operation of the Power Line Transceiver circuit is controlled using a series of registers. The DACn outputs, the Operational Amplifier, Comparator input signal selection, operating modes, output signals all can be setup using these registers by application program. | | | | | | : | | | | |----------|----------|-----------|-----------|------------|------------|-----------|-----------|-----------| | Register | | | | | Bit | | | | | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PLTSW | _ | _ | _ | _ | PLTS3 | PLTS2 | PLTS1 | PLTS0 | | PLTDACC | _ | _ | _ | PLTDA1REFS | PLTDA0REFS | PLTDAC2EN | PLTDAC1EN | PLTDAC0EN | | PLTDA0L | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | PLTDA1L | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | PLTDA2L | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | PLTC0C | PLTC0OUT | PLTC0EN | PLTC00 | PLTC0DEB2 | PLTC0DEB1 | PLTC0DEB0 | PLTC0IS1 | PLTC0IS0 | | PLTC0VOS | _ | PLTC0OFM | PLTC0RSP | PLTC0OF4 | PLTC0OF3 | PLTC0OF2 | PLTC0OF1 | PLTC0OF0 | | PLTC1C | PLTC10UT | PLTC1EN | PLTC10 | PLTC1DEB2 | PLTC1DEB1 | PLTC1DEB0 | PLTC1IS1 | PLTC1IS0 | | PLTC1VOS | _ | PLTC10FM | PLTC1RSP | PLTC10F4 | PLTC1OF3 | PLTC1OF2 | PLTC1OF1 | PLTC1OF0 | | PLTCHYC | _ | PLTCXOSW | PLTC1POL | PLTC0POL | PLTC1HYS1 | PLTC1HYS0 | PLTC0HYS1 | PLTC0HYS0 | | PLTAC | _ | PLTAEN | PLTAO | _ | _ | _ | _ | PLTABW | | PLTAVOS | PLTAOFM | PLTARSP | PLTAOF5 | PLTAOF4 | PLTAOF3 | PLTAOF2 | PLTAOF1 | PLTAOF0 | | PLTDICC0 | PLTDICMS | _ | _ | _ | _ | _ | PLTDICOC1 | PLTDICOC0 | | PLTDICC1 | PLTDICS | PLTDICES1 | PLTDICES0 | _ | _ | PLTDICT2 | PLTDICT1 | PLTDICT0 | #### **Power Line Transceiver Register List** ## PLTSW Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|-------|-------|-------| | Name | _ | _ | _ | _ | _ | PLTS3 | PLTS1 | PLTS0 | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 PLTS3~PLTS2: PLTS[3:2] switch selection > 00: Connect to PLTDAC2O 01: Connect to PLRX 1x: Reserved PLTS1: PLTS1 switch selection Bit 1 > 0: Connect to PLIS 1: Connect to LINEV Bit 0 PLTS0: PLTX switch selection > 0: PLTX switch to GND 1: PLTX switch to AO # PLTDACC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|------------|------------|-----------|-----------|-----------| | Name | | _ | | PLTDA1REFS | PLTDA0REFS | PLTDAC2EN | PLTDAC1EN | PLTDAC0EN | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | 0 | 0 | 0 | 0 | 0 | Unimplemented, read as "0" Bit 7~5 PLTDA1REFS: PLT DAC1 reference voltage (V<sub>PLTDA1REF</sub>) selection Bit 4 > $0: AV_{DD}$ 1: Reserved Bit 3 **PLTDA0REFS**: PLT DAC0 reference voltage (V<sub>PLTDA0REF</sub>) selection 0: AV<sub>DD</sub> 1: Reserved Bit 2 PLTDAC2EN: PLT DAC2 enable or disable control 0: Disable (PLTDAC2O high impedance) 1: Enable Bit 1 PLTDAC1EN: PLT DAC1 enable or disable control 0: Disable 1: Enable (CMP1 negative input is PLTDAC1O) Bit 0 PLTDAC0EN: PLT DAC0 enable or disable control 0: Disable 1: Enable (CMP0 negative input is PLTDAC0O) # • PLTDA0L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|-----|-----| | Name | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **D5~D0**: PLT DAC0 output control code PLTDAC0O=(DAC V<sub>PLTDA0REF</sub>/2<sup>6</sup>)×PLTDA0L[5:0] ## • PLTDA1L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|-----|-----| | Name | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **D5~D0**: PLT DAC1 output control code PLTDAC1O=(DAC V<sub>PLTDA1REF</sub>/2<sup>6</sup>)×PLTDA1L[5:0] # PLTDA2L Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|-----|-----| | Name | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5~0 **D5~D0**: PLT DAC2 output control code PLTDAC2O=(DAC AV<sub>DD</sub>/2<sup>6</sup>)×PLTDA2L[5:0] Rev. 1.20 126 December 29, 2023 # PLTC0C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---------|--------|-----------|-----------|-----------|----------|----------| | Name | PLTC0OUT | PLTC0EN | PLTC00 | PLTC0DEB2 | PLTC0DEB1 | PLTC0DEB0 | PLTC0IS1 | PLTC0IS0 | | R/W | R | R/W | R | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 PLTC0OUT: PLT Comparator 0 output bit If PLTC0POL=0 and input voltages of the comparator are C0PI>C0NI→PLTC0OUT=1 C0NI>C0PI→PLTC0OUT=0 If PLTC0POL=1 and input voltages of the comparator are $\begin{array}{c} \text{C0PI} < \text{C0NI} \rightarrow \text{PLTC0OUT} = 1 \\ \text{C0NI} < \text{C0PI} \rightarrow \text{PLTC0OUT} = 0 \end{array}$ Bit 6 PLTC0EN: PLT Comparator 0 enable or disable control 0: Comparator disable1: Comparator enable This is the PLT Comparator 0 on/off control bit. If the comparator is disabled, the comparator output will be cleared to 0. Therefore, PLTC0OUT=0 when PLTC0POL=0, or PLTC0OUT=1 when PLTC0POL=1. Bit 5 PLTC00: PLT Comparator 0 debounced output The PLTC0O is the de-bounce version of PLTC0OUT. If PLTC0POL=0, the PLTC0O outputs "1" only when the current and previous N samples of PLTC0OUT are "1". If PLTC0POL=1, The PLTC0O outputs "0" only when the current and previous N samples of PLTC0OUT are "0". N depends on PLTC0DEB [1:0] configuration bits. Bit 4~2 PLTC0DEB2~PLTC0DEB0: PLT Comparator 0 debounce time control 000: No debounce 000: No debour 001: 2<sup>1</sup>×t<sub>SYS</sub> 010: 2<sup>2</sup>×t<sub>SYS</sub> 011: 2<sup>3</sup>×t<sub>SYS</sub> 100: 2<sup>4</sup>×t<sub>SYS</sub> 101: 2<sup>5</sup>×t<sub>SYS</sub> 110: 2<sup>6</sup>×t<sub>SYS</sub> 111: 2<sup>7</sup>×t<sub>SYS</sub> Note: t<sub>SYS</sub>=1/f<sub>SYS</sub> Bit 1~0 PLTC0IS1~PLTC0IS0: PLT Comparator 0 current control Refer to the "Comparator Electrical Characteristics" table for details. ## • PLTC1C Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---------|--------|-----------|-----------|-----------|----------|----------| | Name | PLTC10UT | PLTC1EN | PLTC10 | PLTC1DEB2 | PLTC1DEB1 | PLTC1DEB0 | PLTC1IS1 | PLTC1IS0 | | R/W | R | R/W | R | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 PLTC1OUT: PLT Comparator 1 output bit If PLTC1POL=0 and input voltages of the comparator are C1PI>C1NI→PLTC1OUT=1 C1NI>C1PI→PLTC1OUT=0 If PLTC1POL=1 and input voltages of the comparator are C1PI<C1NI→PLTC1OUT=1 C1NI<C1PI→PLTC1OUT=0 Bit 6 PLTC1EN: PLT Comparator 1 enable or disable control 0: Comparator disable1: Comparator enable This is the PLT Comparator 1 on/off control bit. If the comparator is disabled, the comparator output will be cleared to 0. Therefore, PLTC1OUT=0 when PLTC1POL=0, or PLTC1OUT=1 when PLTC1POL=1. Bit 5 PLTC10: PLT Comparator 1 debounced output The PLTC1O is the de-bounce version of PLTC1OUT. If PLTC1POL=0, the PLTC1O outputs "1" only when the current and previous N samples of PLTC1OUT are "1". If PLTC1POL=1, The PLTC1O outputs "0" only when the current and previous N samples of PLTC1OUT are "0". N depends on PLTC1DEB [1:0] configuration bits. Bit 4~2 PLTC1DEB2~PLTC1DEB0: PLT Comparator 1 debounce time control 000: No debounce $001{:}~2^1\!\!\times\!\! t_{SYS}$ 010: $2^2 \times t_{SYS}$ $011 \colon 2^3 {\times} t_{SYS}$ 100: $2^4 \times t_{SYS}$ 101: $2^5 \times t_{SYS}$ 110: $2^6 \times t_{SYS}$ 111: $2^7 \times t_{SYS}$ Note: $t_{SYS}=1/f_{SYS}$ Bit 1~0 PLTC1IS1~PLTC1IS0: PLT Comparator 1 current control Refer to the "Comparator Electrical Characteristics" table for details. ## • PLTC0VOS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|----------|----------|----------|----------|----------|----------|----------| | Name | _ | PLTC0OFM | PLTC0RSP | PLTC0OF4 | PLTC0OF3 | PLTC0OF2 | PLTC0OF1 | PLTC0OF0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 PLTC0OFM: PLT Comparator 0 normal operation or input offset voltage calibration mode selection 0: Normal operation 1: Offset calibration mode Bit 5 PLTCORSP: PLT Comparator 0 input offset voltage calibration reference selection 0: Input reference voltage comes from C0NI 1: Input reference voltage comes from C0PI Bit 4~0 PLTC0OF4~PLTC0OF0: PLT Comparator 0 input offset voltage calibration control This 5-bit field is used to perform the PLT comparator 0 input offset calibration operation and the value for the PLT Comparator 0 input offset calibration can be restored into this bit field. More detailed information is described in the "Comparator Input Offset Calibration" section. # PLTC1VOS Register | Bit | 7 | 6 | 6 5 4 3 | | 3 | 2 | 1 | 0 | |------|---|----------|----------|----------|----------|----------|----------|----------| | Name | _ | PLTC10FM | PLTC1RSP | PLTC1OF4 | PLTC1OF3 | PLTC1OF2 | PLTC1OF1 | PLTC1OF0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Rev. 1.20 128 December 29, 2023 Bit 6 PLTC10FM: PLT Comparator 1 normal operation or input offset voltage calibration mode selection 0: Normal operation 1: Offset calibration mode PLTC1RSP: PLT Comparator 1 input offset voltage calibration reference selection 0: Input reference voltage comes from ${\rm C1NI}$ 1: Input reference voltage comes from C1PI Bit 4~0 PLTC10F4~PLTC10F0: PLT Comparator 1 input offset voltage calibration control This 5-bit field is used to perform the PLT comparator 1 input offset calibration operation and the value for the PLT Comparator 1 input offset calibration can be restored into this bit field. More detailed information is described in the "Comparator Input Offset Calibration" section. ## PLTCHYC Register Bit 5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|----------|----------|----------|-----------|-----------|-----------|-----------| | Name | _ | PLTCXOSW | PLTC1POL | PLTC0POL | PLTC1HYS1 | PLTC1HYS0 | PLTC0HYS1 | PLTC0HYS0 | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 PLTCXOSW: Comparator 0 or Comparator 1 output selection 0: Comparator 0 Output1: Comparator 1 Output This is the Comparator 0 or Comparator 1 output selection bit. If the bit is zero, then the PLTC0O bit will be output indicating the output condition of the comparator 0. If the bit is high the comparator PLTC1O bit will be output indicating the output condition of the comparator 1. Bit 5 PLTC1POL: PLT Comparator 1 output polarity control 0: Non-invert 1: Invert This is the PLT Comparator 1 polarity bit. If the bit is zero, then the PLTC1OUT bit will reflect the non-inverted output condition of the comparator. If the bit is high the comparator PLTC1OUT bit will be inverted. Bit 4 PLTC0POL: PLT Comparator 0 output polarity control 0: Non-invert 1: Invert This is the PLT Comparator 0 polarity bit. If the bit is zero, then the PLTC0OUT bit will reflect the non-inverted output condition of the comparator 0. If the bit is high the comparator PLTC0OUT bit will be inverted. Bit 3~2 **PLTC1HYS1~PLTC1HYS0**: PLT Comparator 1 hysteresis voltage window control Refer to "Comparator Characteristics" table for details. Bit 1~0 **PLTC0HYS1~PLTC0HYS0**: PLT Comparator 0 hysteresis voltage window control Refer to "Comparator Characteristics" table for details. #### PLTAC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|--------|-------|---|---|---|---|--------| | Name | _ | PLTAEN | PLTAO | _ | _ | _ | _ | PLTABW | | R/W | _ | R/W | R | _ | _ | _ | _ | R/W | | POR | _ | 0 | 0 | _ | _ | _ | _ | 0 | Bit 7 Unimplemented, read as "0" Bit 6 PLTAEN: PLT OPA enable or disable control 0: Disable (AO high impedenece) 1: Enable Bit 5 PLTAO: PLT OPA output status (positive logic) This bit is read only. When the PLTAOFM bit is set to 1, PLTAO is defined as PLT OPA output status, refer to Offset calibration procedure. When the PLTAOFM bit is cleared to 0, this bit will be fixed at a low level. Bit 4~1 Unimplemented, read as "0" Bit 0 PLTABW: PLT OPA Gain bandwith control bit 0: 600kHz 1: 2MHz Refer to "Operational Amplifier Electrical Characteristics" table for details. ## PLTAVOS Register | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|---------|---------|---------|---------|---------|---------|---------|---------| | | Name | PLTAOFM | PLTARSP | PLTAOF5 | PLTAOF4 | PLTAOF3 | PLTAOF2 | PLTAOF1 | PLTAOF0 | | | R/W | ſ | POR | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bit 7 PLTAOFM: PLT OPA normal operation or input offset voltage cancellation mode selection 0: Normal operation 1: Offset calibration mode Bit 6 PLTARSP: PLT OPA input offset voltage calibration reference selection 0: Input reference voltage comes from ANI1: Input reference voltage comes from API Bit 5~0 PLTAOF5~PLTAOF0: PLT OPA input offset voltage calibration control This 6-bit field is used to perform the PLT OPA input offset calibration operation and the value for the PLT OPA input offset calibration can be restored into this bit filed. More detailed information is described in the "Operational Amplifier Input Offset Calibration" section. ## PLTDICC0 Register Bit 6~2 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|---|---|---|---|-----------|-----------| | Name | PLTDICMS | _ | _ | _ | _ | _ | PLTDICOC1 | PLTDICOC0 | | R/W | R/W | _ | _ | _ | _ | _ | R/W | R/W | | POR | 0 | _ | _ | _ | _ | _ | 0 | 0 | Bit 7 **PLTDICMS**: PLT discharge mode selection 0: Automatic discharge mode 1: Manual discharge mode When this bit is set high, the discharge capacity will be selected by PLTDICOC1~ PLTDICOC0 bits. Unimplemented, read as "0" Bit 1~0 PLTDICOC1~PLTDICOC0: PLT discharge capacity selection 00: 75μA 01: 150μA 10: 300μA 11: 600μA Rev. 1.20 130 December 29, 2023 # PLTDICC1 Register | Bit | 7 | 6 | 6 5 | | 3 | 2 | 1 | 0 | |------|---------|-----------|-----------|---|---|----------|----------|----------| | Name | PLTDICS | PLTDICES1 | PLTDICES0 | _ | _ | PLTDICT2 | PLTDICT1 | PLTDICT0 | | R/W | R/W | R/W | R/W | _ | _ | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | _ | 0 | 0 | 0 | Bit 7 **PLTDICS**: PLT discharge function trigger source selection 0: PLTC0ODIC 1: PLTC1ODIC Bit 6~5 PLTDICES1~PLTDICES0: PLT active edge selection 00: Disable01: Falling edge10: Rising edge 11: Both falling and rising edges Bit 4~3 Unimplemented, read as "0" Bit 2~0 PLTDICT2~PLTDICT0: PLT discharge time selection 000: $2^{1} \times t_{SYS}$ 001: $2^{2} \times t_{SYS}$ 010: $2^{3} \times t_{SYS}$ 011: $2^{4} \times t_{SYS}$ 100: $2^{5} \times t_{SYS}$ 101: $2^{6} \times t_{SYS}$ 110: $2^{7} \times t_{SYS}$ 111: $2^{1} \times t_{SYS}$ Note: $t_{SYS} = 1/f_{SYS}$ . # **Discharge Circuit Operation** There is a discharge circuit in this device. The discharge trigger source is selected by the PLTDICS bit. The active edge of trigger signal can be disabled, a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the PLTDICES1 and PLTDICES0 bits. The ONE-SHOT circuit is initiated by the trigger signal. The discharge capacity is set by the PLTDICOC1 and PLTDICOC0 bits; the discharge time is set by the PLTDICT[2:0] bits. In addition, the discharge function can also be initiated through software, set PLTDICMS to 1, and set the discharge capacity according to PLTDICOC1 and PLTDICOC0 bits until PLTDICMS is cleared to 0 to disable the discharge function. #### Offset Calibration Procedure To operate in the input offset calibration mode for the PLT Operational Amplifier or the Comparators, the PLTAOFM or PLTCnOFM bit should first be set to "1" to select the input offset voltage calibration mode. Note that as the comparator or Operational Amplifier input is from the PLRX or PLIS pin which is pin-shared with I/O or other functions, before the calibration, they should be configured as PLT comparator or operational amplifier input pin function first. #### **Comparator Input Offset Calibration** • Step 1 Set PLTCnOFM=1 and PLTCnRSP=1, the PLT Comparator n is now operating in the comparator input offset calibration mode, S0 and S2 on or S3 and S5 on. To make sure VOS as minimal as possible after calibration, the input reference voltage in calibration should be the same as input DC operating voltage in normal operation. Step 2 Set PLTCnOF[4:0]=00000 and read the PLTCnOUT bit. • Step 3 Increase the PLTCnOF[4:0] value by 1 and then read the PLTCnOUT bit. If the PLTCnOUT bit state has not changed, then repeat Step 3 until the PLTCnOUT bit state has changed. If the PLTCnOUT bit state has changed, record the PLTCnOF[4:0] value as VOS1 and then go to Step 4. • Step 4 Set PLTCnOF[4:0]=11111 and then read the PLTCnOUT bit. Step 5 Decrease the PLTCnOF[4:0] value by 1 and then read the PLTCnOUT bit. If the PLTCnOUT bit state has not changed, then repeat Step 5 until the PLTCnOUT bit state has changed. If the PLTCnOUT bit state has changed, record the PLTCnOF[4:0] value as VOS2 and then go to Step 6. • Step 6 Restore the PLT Comparator n input offset calibration value $V_{CnOS}$ into the PLTCnOF[4:0] bit field. The offset Calibration procedure is now finished. $V_{CnOS} = (V_{CnOS1} + V_{CnOS2})/2$ . If $(V_{OS1} + V_{OS2})/2$ is not integral, discard the decimal. #### **Operational Amplifier Input Offset Calibration** • Step 1 Set PLTAOFM=1 and PTLARSP=1, the PLT Operational Amplifier is now under offset calibration mode, S6 and S8 on. To make sure $V_{AOS}$ as minimal as possible after calibration, the input reference voltage in calibration should be the same as input DC operating voltage in normal mode operation. • Step 2 Set PTLAOF[5:0]=000000 and then read PTLAO bit • Step 3 Increase the PLTAOF[5:0] value by 1 and then read the PLTAO bit. If the PLTAO bit state has not changed, then repeat Step 3 until the PLTAO bit state has changed. If the PLTAO bit state has changed, record the PLTAOF[5:0] value as V<sub>AOS1</sub> and then go to Step 4. • Sten 4 Set PTLAOF[5:0]=111111 then read PLTAO bit. • Step 5 Decrease the PLTAOF[5:0] value by 1 and then read the PLTAO bit. If the PLTAO bit state has not changed, then repeat Step 5 until the PLTAO bit state has changed. If the PLTAO bit state has changed, record the PLTAOF[5:0] value as V<sub>AOS2</sub> and then go to Step 6. Step 6 Restore the PLT Operational Amplifier input offset calibration value V<sub>AOS</sub> into the PLTAOF[5:0] bit field. The offset Calibration procedure is now finished. $V_{AOS} = (V_{AOS1} + V_{AOS2})/2$ . If $(V_{AOS1} + V_{AOS2})/2$ is not integral, discard the decimal. Rev. 1.20 132 December 29, 2023 # **Power Line Transceiver Applications** The device also includes a module, which consists of a low dropout voltage regulator, a resistor divider and a 42V high-side NMOS. Together with the power line transceiver, the module can implement complete functions. If it is not communicating with the power line transceiver, the module just provides a fixed power supply. All microcontroller based subsystems are connected together via the same two-line power connection. The ground line is hardwired to each subsystem while the positive power line is connected to the VIN and TRX pins. The internal LDO converts the V<sub>IN</sub> input power supply voltage to a fixed voltage level which is supplied to the subsystem microcontroller and other circuit components. In this way, when the power line voltage is changed due to the transmission or reception of data, the subsystem circuits still continue to receive a regulated power supply. **Power Line Transceiver System Block Diagram** The master controller transmits data to the salve device by modulating the power line power supply $V_{TRX}$ . The modulation signal will be divided by a resister divider. Then the divided signal can be connected to the PLRX line for use. After that the PLRX signal will be processed by the Comparator 0 and the DAC0 or the Comparator 1 and DAC1. Then the processed signal CXCAP can be measured by the PTM0. The slave device can transmit data to the master controller by modulating the current on the power supply line. The modulation current is controlled by the DAC2 output code and the resistor connected on the IS line. Therefore, the modulation current can be calculated by the formula: $$Modulation\ Current = PLTDAC2O/R_S = \left(DAC\ AV_{DD}/2^6\right) \times PLTDA2L[5:0]/R_S$$ The current modulation signal can return to the master controller through the power supply line. Refer to the "Block Diagram" and "Application Circuits" sections for more Power Line Transceiver application information. Rev. 1.20 133 December 29, 2023 # **Analog to Digital Converter** The need to interface to real world analog signals is a common requirement for many electronic systems. However, to properly process these signals by a microcontroller, they must first be converted into digital signals by A/D converters. By integrating the A/D conversion electronic circuitry into the microcontroller, the need for external components is reduced significantly with the corresponding follow-on benefits of lower costs and reduced component space requirements. #### A/D Converter Overview The device contains a multi-channel 12-bit analog to digital converter which can directly interface to external analog signals, such as that from sensors or other control signals and convert these signals directly into a 12-bit digital value. It also can convert the internal signals, the bandgap reference voltage $V_{BG}$ , and the PLT operational amplifier output signal, LINEV, into a 12-bit digital value. The external or internal analog signal to be converted is determined by the SAINS2~SAINS0 bits together with the SACS3~SACS0 bits. Note that when the internal analog signal is to be converted using the SAINS bit field, the external channel analog input will be automatically be switched off. More detailed information about the A/D input signal is described in the "A/D Converter Control Registers" and "A/D Converter Input Signals" sections respectively. | <b>External Input Channels</b> | Internal Signals | Channel Select Bits | |--------------------------------|----------------------------------------------|-------------------------------| | 4: AN0~AN3 | 3: V <sub>BG</sub> , LINEV, AV <sub>SS</sub> | SAINS2~SAINS0,<br>SACS3~SACS0 | The accompanying block diagram shows the overall internal structure of the A/D converter, together with its associated registers. A/D Converter Structure # A/D Converter Register Description Overall operation of the A/D converter is controlled using several registers. A read only register pair exists to store the A/D converter data 12-bit value. The remaining two registers are control registers which setup the operating and control function of the A/D converter. Rev. 1.20 134 December 29, 2023 | Register | | | | В | it | | | | |--------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SADOH<br>(ADRFS=0) | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | | SADOH<br>(ADRFS=1) | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | SADOL<br>(ADRFS=0) | D3 | D2 | D1 | D0 | _ | _ | _ | _ | | SADOL<br>(ADRFS=1) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | SADC0 | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | SADC1 | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | A/D Converter Register List # A/D Converter Data Registers - SADOL, SADOH As the device contains an internal 12-bit A/D converter, it requires two data registers to store the converted value. These are a high byte register, known as SADOH, and a low byte register, known as SADOL. After the conversion process takes place, these registers can be directly read by the microcontroller to obtain the digitised conversion value. As only 12 bits of the 16-bit register space is utilised, the format in which the data is stored is controlled by the ADRFS bit in the SADC0 register as shown in the accompanying table. D0~D11 are the A/D conversion result data bits. Any unused bits will be read as zero. Note that A/D Converter data register contents will be unchanged if the A/D converter is disabled. | ADRFS | | SADOH | | | | | | | | SADOL | | | | | | | |-------|-----|-------|----|----|-----|-----|----|----|----|-------|----|----|----|----|----|----| | ADKES | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | A/D Data Registers ## A/D Converter Control Registers - SADC0, SADC1 To control the function and operation of the A/D converter, two control registers known as SADC0 and SADC1 are provided. These 8-bit registers define functions such as the selection of which analog channel is connected to the internal A/D converter, the digitised data format, the A/D clock source as well as controlling the start function and monitoring the A/D converter busy status. As the device contains only one actual analog to digital converter hardware circuit, each of the external or internal analog signal inputs must be routed to the converter. The SACS3~SACS0 bits in the SADC0 register are used to determine which external channel input is selected to be converted. The SAINS2~SAINS0 bits in the SADC1 register are used to determine that the analog signal to be converted comes from the internal analog signal or external analog channel input. The relevant pin-shared function selection bits determine which pins on I/O Ports are used as analog inputs for the A/D converter input and which pins are not to be used as the A/D converter input. When the pin is selected to be an A/D input, its original function whether it is an I/O or other pin-shared function will be removed. In addition, any internal pull-high resistor connected to the pin will be automatically removed if the pin is selected to be an A/D converter input. Rev. 1.20 135 December 29, 2023 # SADC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|-------|-------|-------|-------|-------|-------| | Name | START | ADBZ | ADCEN | ADRFS | SACS3 | SACS2 | SACS1 | SACS0 | | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 START: Start the A/D conversion $0 \rightarrow 1 \rightarrow 0$ : Start This bit is used to initiate an A/D conversion process. The bit is normally low but if set high and then cleared low again, the A/D converter will initiate a conversion process. Bit 6 ADBZ: A/D converter busy flag 0: No A/D conversion is in progress 1: A/D conversion is in progress This read only flag is used to indicate whether the A/D conversion is in progress or not. When the START bit is set from low to high and then to low again, the ADBZ flag will be set to 1 to indicate that the A/D conversion is initiated. The ADBZ flag will be cleared to 0 after the A/D conversion is complete. Bit 5 **ADCEN**: A/D converter function enable control 0: Disable 1: Enable This bit controls the A/D internal function. This bit should be set to one to enable the A/D converter. If the bit is cleared to zero, then the A/D converter will be switched off reducing the device power consumption. When the A/D converter function is disabled, the contents of the A/D data register pair known as SADOH and SADOL will be unchanged. Bit 4 ADRFS: A/D converter data format selection 0: A/D converter data format $\rightarrow$ SADOH=D[11:4]; SADOL=D[3:0] 1: A/D converter data format $\rightarrow$ SADOH=D[11:8]; SADOL=D[7:0] This bit controls the format of the 12-bit converted A/D value in the two A/D data registers. Details are provided in the A/D data register section. Bit 3~0 SACS3~SACS0: A/D converter external analog channel input selection 0000: AN0 0001: AN1 0010: AN2 0011: AN3 0100~1111: Non-existed channel, the input will be floating # SADC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | SAINS2 | SAINS1 | SAINS0 | SAVRS1 | SAVRS0 | SACKS2 | SACKS1 | SACKS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~5 SAINS0: A/D converter input signal selection 000: External input – External analog channel input 001: Internal input – Internal bandgap reference voltage, $V_{\text{BG}}$ 010: Internal input – Internal PLT operational amplifier output signal, LINEV 011~100: Internal input – AV<sub>SS</sub> 101~111: External input – External analog channel input When the internal analog signal is selected to be converted, the external channel input signal will automatically be switched off regardless of the SACS bit field value. It will prevent the external channel input from being connected together with the internal analog signal. Rev. 1.20 136 December 29, 2023 Bit 4~3 SAVRS1~SAVRS0: A/D converter reference voltage selection 00: From external VREF pin 01: Internal A/D converter power, AVDD 1x: From external VREF pin These bits are used to select the A/D converter reference voltage. When the internal reference voltage source is selected, the reference voltage derived from the external VREF pin will automatically be switched off. Bit 2~0 SACKS2~SACKS0: A/D conversion clock source select > 000: fsys 001: f<sub>SYS</sub>/2 010: f<sub>SYS</sub>/4 011: f<sub>SYS</sub>/8 100: f<sub>SYS</sub>/16 101: fsys/32 110: f<sub>SYS</sub>/64 111: f<sub>SYS</sub>/128 These three bits are used to select the clock source for the A/D converter. # A/D Converter Operation The START bit in the SADC0 register is used to start the AD conversion. When the microcontroller sets this bit from low to high and then low again, an analog to digital conversion cycle will be initiated. The ADBZ bit in the SADC0 register is used to indicate whether the analog to digital conversion process is in progress or not. This bit will be automatically set to 1 by the microcontroller after an A/D conversion is successfully initiated. When the A/D conversion is complete, the ADBZ will be cleared to 0. In addition, the corresponding A/D interrupt request flag will be set in the interrupt control register, and if the interrupts are enabled, an appropriate internal interrupt signal will be generated. This A/D internal interrupt signal will direct the program flow to the associated A/D internal interrupt address for processing. If the A/D internal interrupt is disabled, the microcontroller can poll the ADBZ bit in the SADC0 register to check whether it has been cleared as an alternative method of detecting the end of an A/D conversion cycle. The clock source for the A/D converter, which originates from the system clock $f_{SYS}$ , can be chosen to be either f<sub>SYS</sub> or a subdivided version of f<sub>SYS</sub>. The division ratio value is determined by the SACKS2~SACKS0 bits in the SADC1 register. Although the A/D clock source is determined by the system clock f<sub>SYS</sub> and by bits SACKS2~SACKS0, there are some limitations on the maximum A/D clock source speed that can be selected. As the recommended range of permissible A/D clock period, t<sub>ADCK</sub>, is from 0.5 µs to 10µs, care must be taken for system clock frequencies. For example, as the system clock operates at a frequency of 8MHz, the SACKS2~SACKS0 bits should not be set to 000, 001 or 111. Doing so will give A/D clock periods that are less or larger than the minimum or maximum A/D clock period which may result in inaccurate A/D conversion values. Refer to the following table for examples, where values marked with an asterisk \* show where special care must be taken, as the values may be less or larger than the specified A/D Clock Period range. | | A/D Clock Period (tadck) | | | | | | | | | | |------------------|-------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------|--|--| | f <sub>SYS</sub> | SACKS[2:0]<br>=000<br>(f <sub>SYS</sub> ) | SACKS[2:0]<br>=001<br>(f <sub>SYS</sub> /2) | SACKS[2:0]<br>=010<br>(f <sub>SYS</sub> /4) | SACKS[2:0]<br>=011<br>(f <sub>SYS</sub> /8) | SACKS[2:0]<br>=100<br>(f <sub>SYS</sub> /16) | SACKS[2:0]<br>=101<br>(f <sub>SYS</sub> /32) | SACKS[2:0]<br>=110<br>(f <sub>SYS</sub> /64) | SACKS[2:0]<br>=111<br>(fsys/128) | | | | 1MHz | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | 128µs * | | | | 2MHz | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | 64µs * | | | | 4MHz | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | 32µs * | | | | 8MHz | 125ns * | 250ns * | 500ns | 1µs | 2µs | 4µs | 8µs | 16µs * | | | A/D Clock Period Examples Rev. 1.20 137 December 29, 2023 Controlling the power on/off function of the A/D converter circuitry is implemented using the ADCEN bit in the SADC0 register. This bit must be set high to power on the A/D converter. When the ADCEN bit is set high to power on the A/D converter internal circuitry a certain delay, as indicated in the timing diagram, must be allowed before an A/D conversion is initiated. Even if no pins are selected for use as A/D inputs, if the ADCEN bit is high, then some power will still be consumed. In power conscious applications it is therefore recommended that the ADCEN is set low to reduce power consumption when the A/D converter function is not being used. ## A/D Converter Reference Voltage The reference voltage supply to the A/D converter can be supplied from the power supply $AV_{DD}$ , or from an external reference source supplied on pin VREF. The desired selection is made using the SAVRS1~SAVRS0 bits. When the SAVRS bit field is set to "01", the A/D converter reference voltage will come from the $AV_{DD}$ . Otherwise, if the SAVRS bit field is set to any other value except "01", the A/D converter reference voltage will come from the VREF pin. As the VREF pin is pinshared with other functions, when the VREF pin is selected as the reference voltage supply pin, the VREF pin-shared function control bit should be properly configured to disable other pin function. However, if the internal A/D converter power AV<sub>DD</sub> is selected as the reference voltage, the VREF pin must not be configured as the reference voltage input function to avoid the internal connection between the VREF pin and the power supply. The analog input values must not be allowed to exceed the value of the selected A/D reference voltage. # A/D Converter Input Signals All the external A/D analog channel input pins are pin-shared with the I/O pins as well as other functions. The corresponding control bits for each A/D external input pin in the PxS0 and PxS1 registers determine whether the input pins are setup as A/D converter analog input channel or whether they have other functions. If the pin is setup to be as an A/D analog channel input, the original pin functions will be disabled. In this way, pins can be changed under program control to change their function between A/D inputs and other functions. All pull high resistors, which are setup through register programming, will be automatically disconnected if the pins are setup as A/D inputs. Note that it is not necessary to first setup the A/D pin as an input in the port control register to enable the A/D input as when the pin-shared function control bits enable an A/D input, the status of the port control register will be overridden. There are some internal analog signals derived from the bandgap reference voltage, V<sub>BG</sub>, and PLT operational amplifier output signal, LINEV, which can be connected to the A/D converter as the analog input signal by configuring the SAINS2~SAINS0 bits. If the external channel input is selected to be converted, the SAINS2~SAINS0 bits should be set to "000" or "101~111" and the SACS3~SACS0 bits can determine which external channel is selected. If the internal analog signal is selected to be converted, the external channel signal input will automatically be switched off regardless of the SACS field value. It will prevent the external channel input from being connected together with the internal analog signal. | SAINS[2:0] | SACS[3:0] | Input Signals | Description | | | |------------|-------------------|---------------|--------------------------------------------------|--|--| | 000, | 0000~0011 AN0~AN3 | | External pin analog input | | | | 101~111 | 0100~1111 | _ | Non-existed channel, input is floating | | | | 001 | XXXX | $V_{BG}$ | Internal Bandgap reference voltage | | | | 010 | XXXX | LINEV | Internal PLT operational amplifier output signal | | | | 011~100 | xxxx | AVss | Ground | | | "x": Don't care A/D Converter Input Signal Selection Rev. 1.20 138 December 29, 2023 # **Conversion Rate and Timing Diagram** A complete A/D conversion contains two parts, data sampling and data conversion. The data sampling which is defined as $t_{ADS}$ takes 4 A/D clock periods and the data conversion takes 12 A/D clock cycles. Therefore, a total of 16 A/D clock periods for an external input A/D conversion which is defined as $t_{ADC}$ are necessary. Maximum single A/D conversion rate=1/(A/D clock period×16) The accompanying diagram shows graphically the various stages involved in an analog to digital conversion process and its associated timing. After an A/D conversion process has been initiated by the application program, the microcontroller internal hardware will begin to carry out the conversion, during which time the program can continue with other functions. The time taken for the A/D conversion is 16 t<sub>ADCK</sub> where t<sub>ADCK</sub> is equal to the A/D clock period. # Summary of A/D Conversion Steps The following summarises the individual steps that should be executed in order to implement an A/D conversion process. - Step 1 Select the required A/D conversion clock by correctly programming bits SACKS2~SACKS0 in the SADC1 register. - Step 2 Enable the A/D converter by setting the ADCEN bit in the SADC0 register to 1. - Step 3 Select which signal is to be connected to the internal A/D converter by correctly configuring the SAINS2~SAINS0 bits. Select the external channel input to be converted, go to Step 4. Select the internal analog signal to be converted, go to Step 5. • Step 4 If the A/D input signal comes from the external channel input selected by configuring the SAINS2~SAINS0 bit field, the corresponding pins should be configured as A/D input function by configuring the relevant pin-shared function control bits. The desired analog channel then should be selected by configuring the SACS3~SACS0 bit field. After this step, go to Step 6. Rev. 1.20 139 December 29, 2023 • Step 5 Before the A/D input signal is selected to come from the internal analog signal by configuring the SAINS2~SAINS0 bit field, the corresponding external input pin must be switched to a non-existed channel input by properly configured the SACS3~SACS0 bits. The desired internal analog signal then can be selected by configuring the SAINS2~SAINS0 bit field. After this step, go to Step 6. • Step 6 Select the reference voltage source by configuring the SAVRS1~SAVRS0 bits in the SADC1 register. Care should be taken in this step which can refer to the A/D Converter Reference Voltage section for details. - Step 7 Select A/D converter output data format by setting the ADRFS bit in the SADC0 register. - Step 8 If A/D conversion interrupt is used, the interrupt control registers must be correctly configured to ensure the A/D interrupt function is active. The master interrupt control bit, EMI, and the A/D conversion interrupt control bit, ADE, must both be set high in advance. - Step 9 The A/D conversion procedure can now be initialized by setting the START bit from low to high and then low again. - Step 10 If A/D conversion is in progress, the ADBZ flag will be set high. After the A/D conversion process is complete, the ADBZ flag will go low and then the output data can be read from SADOH and SADOL registers. Note: When checking for the end of the conversion process, if the method of polling the ADBZ bit in the SADC0 register is used, the interrupt enable step above can be omitted. #### **Programming Considerations** During microcontroller operations where the A/D converter is not being used, the A/D internal circuitry can be switched off to reduce power consumption, by clearing bit ADCEN to 0 in the SADC0 register. When this happens, the internal A/D converter circuits will not consume power irrespective of what analog voltage is applied to their input lines. If the A/D converter input lines are used as normal I/O pins, then care must be taken as if the input voltage is not at a valid logic level, then this may lead to some increase in power consumption. #### A/D Conversion Function As the device contains a 12-bit A/D converter, its full-scale converted digitised value is equal to FFFH. Since the full-scale analog input value is equal to the actual A/D converter reference voltage, $V_{REF}$ , this gives a single bit analog input value of $V_{REF}$ divided by 4096. The A/D Converter input voltage value can be calculated using the following equation: A/D input voltage=A/D output digital value×(V<sub>REF</sub>÷4096) The diagram shows the ideal transfer function between the analog input value and the digitised output value for the A/D converter. Except for the digitised zero value, the subsequent digitised values will change at a point 0.5 LSB below where they would change without the offset, and the last full scale digitised value will change at a point 1.5 LSB below the V<sub>REF</sub> level. Note that here the $V_{\text{REF}}$ voltage is the actual A/D converter reference voltage determined by the SAVRS field. Rev. 1.20 140 December 29, 2023 **Ideal A/D Transfer Function** # A/D Conversion Programming Examples The following two programming examples illustrate how to setup and implement an A/D conversion. In the first example, the method of polling the ADBZ bit in the SADC0 register is used to detect when the conversion cycle is complete, whereas in the second example, the A/D interrupt is used to determine when the conversion is complete. ## Example: using an ADBZ polling method to detect the end of conversion ``` ; disable ADC interrupt mov a, 03H ; select f_{\text{SYS}}/8 as ADC clock mov SADC1, a ; setup PAS1 register to configure pin ANO mov a, 02h mov PAS1, a mov a, 20h mov SADCO, a ; enable A/D converter and connect ANO channel to A/D converter start conversion: clr START ; high pulse on start bit to initiate conversion set START ; reset A/D converter clr START ; start A/D converter polling EOC: sz ADBZ ; poll the SADCO register ADBZ bit to detect end of A/D ; conversion jmp polling EOC ; continue polling mov a, SADOL ; read low byte conversion result value mov SADOL buffer, a ; save result to user defined register mov a, SADOH ; read high byte conversion result value mov SADOH buffer, a ; save result to user defined register jmp start conversion ; start next A/D conversion ``` # Example: using the interrupt method to detect the end of conversion ``` clr ADE ; disable ADC interrupt mov a, 03H ; select f_{\text{SYS}}/8 as ADC clock mov SADC1, a mov a, 02h ; setup PAS1 register to configure pin ANO mov PAS1, a mov a, 20h mov SADC0, a ; enable A/D converter and connect ANO channel to A/D converter ``` Rev. 1.20 141 December 29, 2023 ``` Start conversion: clr START ; high pulse on START bit to initiate conversion set START ; reset A/D converter clr START ; start A/D converter ; clear ADC interrupt request flag set ADE ; enable ADC interrupt set EMI ; enable global interrupt ; ADC interrupt service routine ADC ISR: mov a, STATUS mov status stack, a ; save STATUS to user defined memory mov a, SADOH ; read high byte conversion result value mov SADOH_buffer, a ; save result to user defined register EXIT INT ISR: mov a, status_stack mov STATUS, a ; restore STATUS from user defined memory mov a, acc_stack ; restore ACC from user defined memory reti ``` Rev. 1.20 142 December 29, 2023 # **UART Interfaces** The device contains an integrated full-duplex or half-duplex asynchronous serial communications UART interface that enables communication with external devices that contain a serial interfaces. Each UART function has many features and can transmit and receive data serially by transferring a frame of data with eight or nine data bits per transmission as well as being able to detect errors when the data is overwritten or incorrectly framed. Each UART function possesses its own internal interrupt which can be used to indicate when a reception occurs or when a transmission terminates. Each integrated UART function contains the following features: - Full-duplex or half-duplex (single wire mode) asynchronous communication - 8 or 9 bits character length - Even, odd, mark, space or no parity options - · One or two stop bits configurable for receiver - Two stop bits for transmitter - Baud rate generator with 16-bit prescaler - · Parity, framing, noise and overrun error detection - Support for interrupt on address detect (last character bit=1) - · Separately enabled transmitter and receiver - 4-byte Deep FIFO Receive Data Buffer - 1-byte Deep FIFO Transmit Data Buffer - RX/TX pin wake-up function - · Transmit and receive interrupts - Interrupts can be triggered by the following conditions: - · Transmitter Empty - · Transmitter Idle - · Receiver reaching FIFO trigger level - · Receiver Full - Receiver Overrun - · Address Mode Detect UART Data Transfer Block Diagram - SWM=0 Rev. 1.20 143 December 29, 2023 UART Data Transfer Block Diagram - SWM=1 #### **UART External Pins** To communicate with an external serial interface, the internal UART has two external pins known as TX and RX/TX, which are pin-shared with I/O or other pin functions. The TX and RX/TX pin function should first be selected by the corresponding pin-shared function selection register before the UART function is used. Along with the UARTEN bit, the TXEN and RXEN bits, if set, will setup these pins to transmitter output and receiver input conditions. At this time the internal pull-high resistor related to the transmitter output pin will be disabled, while the internal pull-high resistor related to the receiver input pin is controlled by the corresponding I/O pull-high function control bit. When the TX or RX/TX pin function is disabled by clearing the UARTEN, TXEN or RXEN bit, the TX or RX/TX pin will be set to a floating state. At this time whether the internal pull-high resistor is connected to the TX or RX/TX pin or not is determined by the corresponding I/O pull-high function control bit. # **UART Single Wire Mode** The UART function also supports a Single Wire Mode communication which is selected using the SWM bit in the UCR3 register. When the SWM bit is set high, the UART function will be in the single wire mode. In the single wire mode, a single RX/TX pin can be used to transmit and receive data depending upon the corresponding control bits. When the RXEN bit is set high, the RX/TX pin is used as a receiver pin. When the RXEN bit is cleared to zero and the TXEN bit is set high, the RX/TX pin will act as a transmitter pin. It is recommended not to set both the RXEN and TXEN bits high in the single wire mode. If both the RXEN and TXEN bits are set high, the RXEN bit will have the priority and the UART will act as a receiver. It is important to note that the functional description in this UART chapter, which is described from the full-duplex communication standpoint, also applies to the half-duplex (single wire mode) communication except the pin usage. In the single wire mode, the TX pin mentioned in this chapter should be replaced by the RX/TX pin to understand the whole UART single wire mode function. In the single wire mode, the data can also be transmitted on the TX pin in a transmission operation with proper software configurations. Therefore, the data will be output on the RX/TX and TX pins. ## **UART Data Transfer Scheme** The UART Data Transfer Block Diagram shows the overall data transfer structure arrangement for the UART. The actual data to be transmitted from the MCU is first transferred to the TXR\_RXR register by the application program. The data will then be transferred to the Transmit Shift Register from where it will be shifted out, LSB first, onto the TX pin at a rate controlled by the Baud Rate Generator. Only the TXR\_RXR register is mapped onto the MCU Data Memory, the Transmit Shift Rev. 1.20 144 December 29, 2023 Register is not mapped and is therefore inaccessible to the application program. Data to be received by the UART is accepted on the external RX/TX pin, from where it is shifted in, LSB first, to the Receiver Shift Register at a rate controlled by the Baud Rate Generator. When the shift register is full, the data will then be transferred from the shift register to the internal TXR\_RXR register, where it is buffered and can be manipulated by the application program. Only the TXR\_RXR register is mapped onto the MCU Data Memory, the Receiver Shift Register is not mapped and is therefore inaccessible to the application program. It should be noted that the actual register for data transmission and reception only exists as a single shared register, TXR RXR, in the Data Memory. ## **UART Status and Control Registers** There are nine control registers associated with the UART function. The SWM bit in the UCR3 register is used to enable/disable the UART Single Wire Mode. The USR, UCR1, UCR2, UFCR and RxCNT registers control the overall function of the UART, while the BRDH and BRDL registers control the Baud rate. The actual data to be transmitted and received on the serial interface is managed through the TXR RXR data register. | Register | | | | В | Bit | | | | |----------|--------|-------|-------|-------|-------|-------|--------|--------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | USR | PERR | NF | FERR | OERR | RIDLE | RXIF | TIDLE | TXIF | | UCR1 | UARTEN | BNO | PREN | PRT1 | PRT0 | TXBRK | RX8 | TX8 | | UCR2 | TXEN | RXEN | STOPS | ADDEN | WAKE | RIE | TIIE | TEIE | | UCR3 | _ | _ | _ | _ | _ | _ | _ | SWM | | TXR_RXR | TXRX7 | TXRX6 | TXRX5 | TXRX4 | TXRX3 | TXRX2 | TXRX1 | TXRX0 | | BRDH | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | BRDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | UFCR | _ | _ | UMOD2 | UMOD1 | UMOD0 | BRDS | RxFTR1 | RxFTR0 | | RxCNT | _ | _ | _ | _ | _ | D2 | D1 | D0 | **UART Register List** #### USR Register The USR register is the status register for the UART, which can be read by the program to determine the present status of the UART. All flags within the USR register are read only. Further explanation on each of the flags is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|----|------|------|-------|------|-------|------| | Name | PERR | NF | FERR | OERR | RIDLE | RXIF | TIDLE | TXIF | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Bit 7 **PERR**: Parity error flag 0: No parity error is detected 1: Parity error is detected The PERR flag is the parity error flag. When this read only flag is "0", it indicates a parity error has not been detected. When the flag is "1", it indicates that the parity of the received word is incorrect. This error flag is applicable only if the parity is enabled and the parity type (odd, even, mark or space) is selected. The flag can also be cleared by a software sequence which involves a read to the status register USR followed by an access to the TXR\_RXR data register. Rev. 1.20 145 December 29, 2023 Bit 6 **NF**: Noise flag 0: No noise is detected 1: Noise is detected The NF flag is the noise flag. When this read only flag is "0", it indicates no noise condition. When the flag is "1", it indicates that the UART has detected noise on the receiver input. The NF flag is set during the same cycle as the RXIF flag but will not be set in the case of as overrun. The NF flag can be cleared by a software sequence which will involve a read to the status register USR followed by an access to the TXR RXR data register. Bit 5 **FERR**: Framing error flag 0: No framing error is detected 1: Framing error is detected The FERR flag is the framing error flag. When this read only flag is "0", it indicates that there is no framing error. When the flag is "1", it indicates that a framing error has been detected for the current character. The flag can also be cleared by a software sequence which will involve a read to the status register USR followed by an access to the TXR RXR data register. Bit 4 **OERR**: Overrun error flag 0: No overrun error is detected 1: Overrun error is detected The OERR flag is the overrun error flag which indicates when the receiver buffer has overflowed. When this read only flag is "0", it indicates that there is no overrun error. When the flag is "1", it indicates that an overrun error occurs which will inhibit further transfers to the TXR\_RXR receive data register. The flag is cleared by a software sequence, which is a read to the status register USR followed by an access to the TXR\_RXR data register. Bit 3 **RIDLE**: Receiver status 0: Data reception is in progress (Data being received) 1: No data reception is in progress (Receiver is idle) The RIDLE flag is the receiver status flag. When this read only flag is "0", it indicates that the receiver is between the initial detection of the start bit and the completion of the stop bit. When the flag is "1", it indicates that the receiver is idle. Between the completion of the stop bit and the detection of the next start bit, the RIDLE bit is "1" indicating that the UART receiver is idle and the RX/TX pin stays in logic high condition. Bit 2 RXIF: Receive TXR RXR data register status 0: TXR\_RXR data register is empty 1: TXR\_RXR data register has available data and reach Receiver FIFO trigger level The RXIF flag is the receive data register status flag. When this read only flag is "0", it indicates that the TXR\_RXR read data register is empty. When the flag is "1", it indicates that the TXR\_RXR read data register contains new data. When the contents of the shift register are transferred to the TXR\_RXR register, and reach Receiver FIFO trigger level, an interrupt is generated if RIE=1 in the UCR2 register. If one or more errors are detected in the received word, the appropriate receive-related flags NF, FERR, and/or PERR are set within the same clock cycle. The RXIF flag is cleared when the USR register is read with RXIF set, followed by a read from the TXR\_RXR register, and if the TXR\_RXR register has no data available. Bit 1 **TIDLE**: Transmission idle 0: Data transmission is in progress (Data being transmitted) 1: No data transmission is in progress (Transmitter is idle) The TIDLE flag is known as the transmission complete flag. When this read only flag is "0", it indicates that a transmission is in progress. This flag will be set high when the TXIF flag is "1" and when there is no transmit data or break character being transmitted. When TIDLE is equal to "1", the TX pin becomes idle with the pin state in logic high condition. The TIDLE flag is cleared by reading the USR register with Rev. 1.20 146 December 29, 2023 TIDLE set and then writing to the TXR\_RXR register. The flag is not generated when a data character or a break is queued and ready to be sent. Bit 0 TXIF: Transmit TXR RXR data register status - 0: Character is not transferred to the transmit shift register - 1: Character has transferred to the transmit shift register (TXR\_RXR data register is empty) The TXIF flag is the transmit data register empty flag. When this read only flag is "0", it indicates that the character is not transferred to the transmitter shift register. When the flag is "1", it indicates that the transmitter shift register has received a character from the TXR\_RXR data register. The TXIF flag is cleared by reading the UART status register (USR) with TXIF set and then writing to the TXR\_RXR data register. Note that when the TXEN bit is set, the TXIF flag bit will also be set since the transmit data register is not yet full. #### UCR1 Register The UCR1 register together with the UCR2 and UCR3 register are the three UART control registers that are used to set the various options for the UART function, such as overall on/off control, parity control, data transfer bit length and single wire mode communication etc. Further explanation on each of the bits is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|-----|------|------|------|-------|-----|-----| | Name | UARTEN | BNO | PREN | PRT1 | PRT0 | TXBRK | RX8 | TX8 | | R/W R | W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | Х | 0 | "x": Unknown Bit 7 UARTEN: UART function enable control 0: Disable UART. TX and RX/TX pins are in a floating state 1: Enable UART. TX and RX/TX pins function as UART pins The UARTEN bit is the UART enable bit. When this bit is equal to "0", the UART will be disabled and the RX/TX pin as well as the TX pin will be set in a floating state. When the bit is equal to "1", the UART will be enabled and the TX and RX/TX pins will function as defined by the TXEN and RXEN enable control bits. When the UART is disabled, it will empty the buffer so any character remaining in the buffer will be discarded. In addition, the value of the baud rate counter will be reset. If the UART is disabled, all error and status flags will be reset. Also the TXEN, RXEN, TXBRK, RXIF, OERR, FERR, PERR and NF bits as well as the RxCNT register will be cleared, while the TIDLE, TXIF and RIDLE bits will be set. Other control bits in UCR1, UCR2, UCR3, UFCR, BRDH and BRDL registers will remain unaffected. If the UART is active and the UARTEN bit is cleared, all pending transmissions and receptions will be terminated and the module will be reset as defined above. When the UART is re-enabled, it will restart in the same configuration. Bit 6 **BNO**: Number of data transfer bits selection 0: 8-bit data transfer 1: 9-bit data transfer This bit is used to select the data length format, which can have a choice of either 8-bit or 9-bit format. When this bit is equal to "1", a 9-bit data length format will be selected. If the bit is equal to "0", then an 8-bit data length format will be selected. If 9-bit data length format is selected, then bits RX8 and TX8 will be used to store the 9th bit of the received and transmitted data respectively. Note that the 9th bit of data if BNO=1, or the 8th bit of data if BNO=0, which is used as the parity bit, does not transfer to RX8 or TXR\_RXR.7 respectively when the parity function is enabled. Rev. 1.20 147 December 29, 2023 Bit 5 **PREN**: Parity function enable control 0: Parity function is disabled 1: Parity function is enabled This is the parity enable bit. When this bit is equal to "1", the parity function will be enabled. If the bit is equal to "0", then the parity function will be disabled. Bit 4~3 **PRT1~PRT0**: Parity type selection bits 00: Even parity for parity generator 01: Odd parity for parity generator 10: Mark parity for parity generator 11: Space parity for parity generator These bits are the parity type selection bits. When these bits are equal to 00b, even parity type will be selected. If these bits are equal to 01b, then odd parity type will be selected. If these bits are equal to 10b, then a 1 (Mark) in the parity bit location will be selected. If these bits are equal to 11b, then a 0 (Space) in the parity bit location will be selected. Bit 2 **TXBRK**: Transmit break character 0: No break character is transmitted 1: Break characters transmit The TXBRK bit is the Transmit Break Character bit. When this bit is "0", there are no break characters and the TX pin operates normally. When the bit is "1", there are transmit break characters and the transmitter will send logic zeros. When this bit is equal to "1", after the buffered data has been transmitted, the transmitter output is held low for a minimum of a 13-bit length and until the TXBRK bit is reset. Bit 1 **RX8**: Receive data bit 8 for 9-bit data transfer format (read only) This bit is only used if 9-bit data transfers are used, in which case this bit location will store the 9th bit of the received data known as RX8. The BNO bit is used to determine whether data transfers are in 8-bit or 9-bit format. Bit 0 TX8: Transmit data bit 8 for 9-bit data transfer format (write only) This bit is only used if 9-bit data transfers are used, in which case this bit location will store the 9th bit of the transmitted data known as TX8. The BNO bit is used to determine whether data transfers are in 8-bit or 9-bit format. #### UCR2 Register The UCR2 register is the second of the two UART control registers and serves several purposes. One of its main functions is to control the basic enable/disable operation of the UART Transmitter and Receiver as well as enabling the various UART interrupts sources. The register also serves to control the receiver STOP bit number selection, receiver wake-up enable and the address detect enable. Further explanation on each of the bits is given below: | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------|------|-----|------|------| | Name | TXEN | RXEN | STOPS | ADDEN | WAKE | RIE | TIIE | TEIE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 TXEN: UART transmitter enabled control 0: UART transmitter is disabled1: UART transmitter is enabled The bit named TXEN is the Transmitter Enable Bit. When this bit is equal to "0", the transmitter will be disabled with any pending data transmissions being aborted. In addition the buffers will be reset. In this situation the TX pin will be set in a floating state. If the TXEN bit is equal to "1" and the UARTEN bit are also equal to "1", the transmitter will be enabled and the TX pin will be controlled by the UART. Clearing the TXEN bit during a transmission will cause the data transmission to be aborted and will reset the transmitter. If this situation occurs, the TX pin will be set in a floating state. Rev. 1.20 148 December 29, 2023 Bit 6 **RXEN**: UART Receiver enabled control > 0: UART receiver is disabled 1: UART receiver is enabled The bit named RXEN is the Receiver Enable Bit. When this bit is equal to "0", the receiver will be disabled with any pending data receptions being aborted. In addition the receive buffers will be reset. In this situation the RX/TX pin will be set in a floating state. If the RXEN bit is equal to "1" and the UARTEN bit is also equal to "1", the receiver will be enabled and the RX/TX pin will be controlled by the UART. Clearing the RXEN bit during a reception will cause the data reception to be aborted and will reset the receiver. If this situation occurs, the RX/TX pin will be set in a floating state. Bit 5 **STOPS**: Number of stop bits selection for receiver 0: One stop bit format is used 1: Two stop bits format is used This bit determines if one or two stop bits are to be used for receiver. When this bit is equal to "1", two stop bits are used. If this bit is equal to "0", then only one stop bit is used. Two stop bits are used for transmitter. Bit 4 ADDEN: Address detect function enable control 0: Address detect function is disabled 1: Address detect function is enabled The bit named ADDEN is the address detect function enable control bit. When this bit is equal to "1", the address detect function is enabled. When it occurs, if the 8th bit, which corresponds to TXR RXR.7 if BNO=0 or the 9th bit, which corresponds to RX8 if BNO=1, has a value of "1", then the received word will be identified as an address, rather than data. If the corresponding interrupt is enabled, an interrupt request will be generated each time the received word has the address bit set, which is the 8th or 9th bit depending on the value of BNO. If the address bit known as the 8th or 9th bit of the received word is "0" with the address detect function being enabled, an interrupt will not be generated and the received data will be discarded. Bit 3 WAKE: RX/TX pin wake-up UART function enable control 0: RX/TX pin wake-up UART function is disabled 1: RX/TX pin wake-up UART function is enabled This bit is used to control the wake-up UART function when a falling edge on the RX/TX pin occurs. Note that this bit is only available when the UART clock (f<sub>H</sub>) is switched off. There will be no RX/TX pin wake-up UART function if the UART clock (f<sub>H</sub>) exists. If the WAKE bit is set to 1 as the UART clock (f<sub>H</sub>) is switched off, a UART wake-up request will be initiated when a falling edge on the RX/TX pin occurs. When this request happens and the corresponding interrupt is enabled, an RX/TX pin wake-up UART interrupt will be generated to inform the MCU to wake up the UART function by switching on the UART clock (fH) via the application program. Otherwise, the UART function cannot resume even if there is a falling edge on the RX/TX pin when the WAKE bit is cleared to 0. Bit 2 RIE: Receiver interrupt enable control 0: Receiver related interrupt is disabled 1: Receiver related interrupt is enabled This bit enables or disables the receiver interrupt. If this bit is equal to "1" and when the receiver overrun flag OERR or receive data available flag RXIF is set, the UART interrupt request flag will be set. If this bit is equal to "0", the UART interrupt request flag will not be influenced by the condition of the OERR or RXIF flags. Bit 1 THE: Transmitter Idle interrupt enable control 0: Transmitter idle interrupt is disabled 1: Transmitter idle interrupt is enabled This bit enables or disables the transmitter idle interrupt. If this bit is equal to "1" and when the transmitter idle flag TIDLE is set, due to a transmitter idle condition, the UART interrupt request flag will be set. If this bit is equal to "0", the UART interrupt request flag will not be influenced by the condition of the TIDLE flag. Bit 0 TEIE: Transmitter Empty interrupt enable control 0: Transmitter empty interrupt is disabled 1: Transmitter empty interrupt is enabled This bit enables or disables the transmitter empty interrupt. If this bit is equal to "1" and when the transmitter empty flag TXIF is set, due to a transmitter empty condition, the UART interrupt request flag will be set. If this bit is equal to "0", the UART interrupt request flag will not be influenced by the condition of the TXIF flag. #### UCR3 Register The UCR3 register is used to enable the UART Single Wire Mode communication. As the name suggests in the single wire mode the UART communication can be implemented in one single line, RX/TX, together with the control of the RXEN and TXEN bits in the UCR2 register. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|-----| | Name | _ | _ | _ | _ | _ | _ | _ | SWM | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **SWM**: Single Wire Mode enable control - 0: Disable, the RX/TX pin is used as UART receiver function only - 1: Enable, the RX/TX pin can be used as UART receiver or transmitter function controlled by the RXEN and TXEN bits Note that when the Single Wire Mode is enabled, if both the RXEN and TXEN bits are high, the RX/TX pin will just be used as UART receiver input. #### TXR\_RXR Register The TXR\_RXR register is the data register which is used to store the data to be transmitted on the TX pin or being received from the RX/TX pin. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | TXRX7 | TXRX6 | TXRX5 | TXRX4 | TXRX3 | TXRX2 | TXRX1 | TXRX0 | | R/W | POR | Х | х | Х | х | Х | Х | х | х | "x": Unknown Bit $7 \sim 0$ **TXRX7~TXRX0**: UART transmit/receive data bit $7 \sim$ bit 0 ### BRDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **D7\simD0**: Baud rate divider high byte The baud rate divider BRD (BRDH/BRDL) defines the UART clock divider ratio. Baud Rate=f<sub>H</sub>/(BRD+UMOD/8) BRD=16~65535 or 8~65535 depending on BRDS Note: 1. BRD value should not be set to less than 16 when BRDS=0 or less than 8 when BRDS=1, otherwise errors may occur. - 2. The BRDL must be written first and then BRDH, otherwise errors may occur. - 3. The BRDH register should not be modified during data transmission process. Rev. 1.20 150 December 29, 2023 #### BRDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: Baud rate values low byte The baud rate divider BRD (BRDH/BRDL) defines the UART clock divider ratio. Baud Rate=f<sub>H</sub>/(BRD+UMOD/8) BRD=16~65535 or 8~65535 depending on BRDS Note: 1. BRD value should not be set to less than 16 when BRDS=0 or less than 8 when BRDS=1, otherwise errors may occur. - 2. The BRDL must be written first and then BRDH, otherwise errors may occur. - 3. The BRDL register should not be modified during data transmission process. #### UFCR Register The UFCR register is the FIFO control register which is used for UART modulation control, BRD range selection and trigger level selection for RXIF and interrupt. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|------|--------|--------| | Name | _ | _ | UMOD2 | UMOD1 | UMOD0 | BRDS | RxFTR1 | RxFTR0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" #### Bit 5~3 UMOD2~UMOD0: UART Modulation Control bits The modulation control bits are used to correct the baud rate of the received or transmitted UART signal. These bits determine if the extra UART clock cycle should be added in a UART bit time. The UMOD2~UMOD0 will be added to internal accumulator for every UART bit time. Until a carry to bit 3, the corresponding UART bit time increases a UART clock cycle. Bit 2 BRDS: BGDn range selection 0: BRD range is from 16 to 65535 1: BRD range is from 8 to 65535 The BRDS is used to control the sampling point in a UART bit time. If the BRDS is cleared to zero, the sampling point will be BRD/2, BRD/2+1×f $_{\rm H}$ , and BRD/2+2×f $_{\rm H}$ in a UART bit time. If the BRDS is set high, the sampling point will be BRD/2-1×f $_{\rm H}$ , BRD/2, and BRD/2+2×f $_{\rm H}$ in a UART bit time. Note that the BRDS bit should not be modified during data transmission process. #### Bit 1~0 **RxFTR1~RxFTR0**: Receiver FIFO trigger level (bytes) 00: 4 bytes in Receiver FIFO 01: 1 or more bytes in Receiver FIFO 10: 2 or more bytes in Receiver FIFO 11: 3 or more bytes in Receiver FIFO For the receiver these bits define the number of received data bytes in the Receiver FIFO that will trigger the RXIF bit being set high, an interrupt will also be generated if the RIE bit is enabled. To prevent OERR from being set high, the receiver FIFO trigger level can be set to 2 bytes, avoiding an overrun state that cannot be processed by the program in time when more than 4 data bytes are received. After the reset the receiver FIFO is empty. Rev. 1.20 151 December 29, 2023 #### RxCNT Register The RxCNT register is the counter used to indicate the number of received data bytes in the Receiver FIFO which have not been read by the MCU. This register is read only. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|----|----|----| | Name | _ | _ | _ | _ | _ | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | _ | R | R | R | | POR | _ | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7~3 Unimplemented, read as "0" Bit 2~0 **D2~D0**: Receiver FIFO counter The RxCNT register is the counter used to indicate the number of receiver data bytes in Receiver FIFO which is not read by MCU. When Receiver FIFO receives one byte data, the RxCNT will increase by one; when the MCU reads one byte data from Receiver FIFO, the RxCNT will decrease by one. If there are 4 bytes of data in the Receiver FIFO, the 5<sup>th</sup> data will be saved in the shift register. If there is 6<sup>th</sup> data, the 6<sup>th</sup> data will be saved in the shift register. But the RxCNT remains the value of 4. The RxCNT will be cleared when reset occurs or UARTEN=1. This register is read only. #### **Baud Rate Generator** To setup the speed of the serial data communication, the UART function contains its own dedicated baud rate generator. The baud rate is controlled by its own internal free running 16-bit timer, the period of which is determined by two factors. The first of these is the value placed in the BRDH/BRDL register and the second is the UART modulation control bits, UMOD2~UMOD0. To prevent accumulated error of the receiver baud rate frequency, it is recommended to use two stop bits for resynchronization after each byte is received. If a baud rate BR is required with UART clock $f_{\rm H.}$ f<sub>H</sub>/BR=Integer Part+Fractional Part The integer part is loaded into BRD (BRDH/BRDL). The fractional part is multiplied by 8 and rounded, then loaded into UMOD bit field as following: BRD=TRUNC(f<sub>H</sub>/BR) UMOD=ROUND[MOD(f<sub>H</sub>/BR)×8] Therefore, the actual baud rate is as following: Baud rate=f<sub>H</sub>/[BRD+(UMOD/8)] ## **Calculating the Baud Rate and Error Values** For a clock frequency of 4MHz, determine the BRDH/BRDL register value, the actual baud rate and the error value for a desired baud rate of 230400. From the above formula, the BRD=TRUNC(f<sub>H</sub>/BR)=TRUNC(17.36111)=17 The UMOD=ROUND[MOD( $f_H/BR$ )×8]=ROUND(0.36111×8)=ROUND(2.88888)=3 The actual Baud Rate=f<sub>H</sub>/[BRD+(UMOD/8)]=230215.83 Therefore the error is equal to (230215.83-230400)/230400=-0.08% Rev. 1.20 152 December 29, 2023 #### **Modulation Control Example** To get the best-fitting bit sequence for UART modulation control bits UMOD2~UMOD0, the following algorithm can be used: Firstly, the fractional part of the theoretical division factor is multiplied by 8. Then the product will be rounded and UMOD2~UMOD0 bits will be filled with the rounded value. The UMOD2~UMOD0 will be added to internal accumulator for every UART bit time. Until a carry to bit 3, the corresponding UART bit time increases a UART clock cycle. The following is an example using the fraction 0.36111 previously calculated: UMOD[2:0]=ROUND(0.36111×8) =011b. | Fraction Addition | Carry to Bit 3 | <b>UART Bit Time Sequence</b> | Extra UART Clock Cycle | |-------------------|----------------|-------------------------------|------------------------| | 0000b+0011b=0011b | No | Start bit | No | | 0011b+0011b=0110b | No | D0 | No | | 0110b+0011b=1001b | Yes | D1 | Yes | | 1001b+0011b=1100b | No | D2 | No | | 1100b+0011b=1111b | No | D3 | No | | 1111b+0011b=0010b | Yes | D4 | Yes | | 0010b+0011b=0101b | No | D5 | No | | 0101b+0011b=1000b | Yes | D6 | Yes | | 1000b+0011b=1011b | No | D7 | No | | 1011b+0011b=1110b | No | Parity bit | No | | 1110b+0011b=0001b | Yes | Stop bit | Yes | #### **Baud Rate Correction Example** The following figure presents an example using a baud rate of 230400 generated with UART clock f<sub>H</sub>. The data format for the following figure is: eight data bits, parity enabled, no address bit, two stop bits. The following figure shows three different frames: - The upper frame is the correct one, with a bit-length of 17.36 f<sub>H</sub> cycles (4000000/230400=17.36). - The middle frame uses a rough estimate, with 17 $f_{\rm H}$ cycles for the bit length. - · The lower frame shows a corrected frame using the best fit for the UART modulation control bits UMOD2~UMOD0. Rev. 1.20 153 December 29, 2023 ### **UART Setup and Control** For data transfer, the UART function utilizes a non-return-to-zero, more commonly known as NRZ, format. This is composed of one start bit, eight or nine data bits, and one or two stop bits. Parity is supported by the UART hardware, and can be setup to be even, odd, mark, space or no parity. For the most common data format, 8 data bits along with no parity and one stop bit, denoted as 8, N, 1, is used as the default setting, which is the setting at power-on. The number of data bits along with the parity are setup by programming the BNO, PRT1~PRT0 and PREN bits. The transmitter always uses two stop bits while the receiver uses one or two stop bits which is determined by the STOPS bit. The baud rate used to transmit and receive data is setup using the internal 16-bit baud rate generator, while the data is transmitted and received LSB first. Although the UART transmitter and receiver are functionally independent, they both use the same data format and baud rate. In all cases stop bits will be used for data transmission. ### **Enabling/Disabling the UART Interface** The basic on/off function of the internal UART function is controlled using the UARTEN bit in the UCR1 register. If the UARTEN, TXEN and RXEN bits are set, then these two UART pins will act as normal TX output pin and RX/TX input pin respectively. If no data is being transmitted on the TX pin, then it will default to a logic high value. Clearing the UARTEN bit will disable the TX and RX/TX pins and allow these two pins to be used as normal I/O or other pin-shared functional pins by configuring the corresponding pin-shared control bits. When the UART function is disabled the buffer will be reset to an empty condition, at the same time discarding any remaining residual data. Disabling the UART will also reset the error and status flags with bits TXEN, RXEN, TXBRK, RXIF, OERR, FERR, PERR and NF as well as register RxCNT being cleared while bits TIDLE, TXIF and RIDLE will be set. The remaining control bits in the UCR1, UCR2, UCR3, UFCR, BRDH and BRDL registers will remain unaffected. If the UARTEN bit in the UCR1 register is cleared while the UART is active, then all pending transmissions and receptions will be immediately suspended and the UART will be reset to a condition as defined above. If the UART is then subsequently re-enabled, it will restart again in the same configuration. ## **Data, Parity and Stop Bit Selection** The format of the data to be transferred is composed of various factors such as data bit length, parity on/off, parity type, address bits and the number of stop bits. These factors are determined by the setup of various bits within the UCR1 and UCR2 registers. The BNO bit controls the number of data bits which can be set to either 8 or 9, the PRT1~PRT0 bits control the choice of odd, even, mark or space parity, the PREN bit controls the parity on/off function and the STOPS bit decides whether one or two stop bits are to be used for the receiver, while the transmitter always uses two stop bits. The following table shows various formats for data transmission. The address bit, which is the MSB of the data byte, identifies the frame as an address character or data if the address detect function is enabled. The number of stop bits, which can be either one or two, is independent of the data length and is only configurable for the receiver. The transmitter uses two stop bits. Rev. 1.20 154 December 29, 2023 | Start Bit | Data Bits | Address Bit | Parity Bit | Stop Bit | | | | | | | |--------------|-------------------------------|-------------|------------|----------|--|--|--|--|--|--| | Example of 8 | Example of 8-bit Data Formats | | | | | | | | | | | 1 | 8 | 0 | 0 | 1 or 2 | | | | | | | | 1 | 7 | 0 | 1 | 1 or 2 | | | | | | | | 1 | 7 | 1 | 0 | 1 or 2 | | | | | | | | Example of 9 | 9-bit Data For | mats | | | | | | | | | | 1 | 9 | 0 | 0 | 1 or 2 | | | | | | | | 1 | 8 | 0 | 1 | 1 or 2 | | | | | | | | 1 | 8 | 1 | 0 | 1 or 2 | | | | | | | **Transmitter Receiver Data Format** The following diagram shows the transmit and receive waveforms for both 8-bit and 9-bit data formats. #### **UART Transmitter** Data word lengths of either 8 or 9 bits can be selected by programming the BNO bit in the UCR1 register. When BNO bit is set, the word length will be set to 9 bits. In this case the 9th bit, which is the MSB, needs to be stored in the TX8 bit in the UCR1 register. At the transmitter core lies the Transmitter Shift Register, more commonly known as the TSR, whose data is obtained from the transmit data register, which is known as the TXR RXR register. The data to be transmitted is loaded into this TXR RXR register by the application program. The TSR register is not written to with new data until the stop bit from the previous transmission has been sent out. As soon as this stop bit has been transmitted, the TSR can then be loaded with new data from the TXR RXR register, if it is available. It should be noted that the TSR register, unlike many other registers, is not directly mapped into the Data Memory area and as such is not available to the application program for direct read/write operations. An actual transmission of data will normally be enabled when the TXEN bit is set, but the data will not be transmitted until the TXR RXR register has been loaded with data and the baud rate generator has defined a shift clock source. However, the transmission can also be initiated by first loading data into the TXR RXR register, after which the TXEN bit can be set. When a transmission of data begins, the TSR is normally empty, in which case a transfer to the TXR RXR register will result in an immediate transfer to the TSR. If during a transmission the TXEN bit is cleared, the transmission will immediately cease and the transmitter will be reset. The TX output pin can then be configured as the I/O or other pin-shared functions by configuring the corresponding pin-shared control bits. #### **Transmitting Data** When the UART is transmitting data, the data is shifted on the TX pin from the shift register, with the least significant bit first. In the transmit mode, the TXR RXR register forms a buffer between the internal bus and the transmitter shift register. It should be noted that if 9-bit data format has been selected, then the MSB will be taken from the TX8 bit in the UCR1 register. The steps to initiate a data transfer can be summarized as follows: Rev. 1.20 155 December 29, 2023 - Make the correct selection of the BNO, PRT1~PRT0 and PREN bits to define the required word length and parity type. Two stop bits are used for the transmitter. - Setup the BRDH, BRDL registers and the UMOD2~UMOD0 bits to select the desired baud rate. - Set the TXEN bit to ensure that the TX pin is used as a UART transmitter pin. - Access the USR register and write the data that is to be transmitted into the TXR\_RXR register. Note that this step will clear the TXIF bit. This sequence of events can now be repeated to send additional data. It should be noted that when TXIF=0, data will be inhibited from being written to the TXR\_RXR register. Clearing the TXIF flag is always achieved using the following software sequence: - 1. A USR register access - 2. A TXR RXR register write execution The read-only TXIF flag is set by the UART hardware and if set indicates that the TXR\_RXR register is empty and that other data can now be written into the TXR\_RXR register without overwriting the previous data. If the TEIE bit is set then the TXIF flag will generate an interrupt. During a data transmission, a write instruction to the TXR\_RXR register will place the data into the TXR\_RXR register, which will be copied to the shift register at the end of the present transmission. When there is no data transmission in progress, a write instruction to the TXR\_RXR register will place the data directly into the shift register, resulting in the commencement of data transmission, and the TXIF bit being immediately set. When a frame transmission is complete, which happens after stop bits are sent or after the break frame, the TIDLE bit will be set. To clear the TIDLE bit the following software sequence is used: - 1. A USR register access - 2. A TXR RXR register write execution Note that both the TXIF and TIDLE bits are cleared by the same software sequence. ### **Transmitting Break** If the TXBRK bit is set and the state keeps for a time greater than $(BRD+1)\times t_H$ while TIDLE=1, then break characters will be sent on the next transmission. Break character transmission consists of a start bit, followed by $13\times N$ "0" bits and stop bits, where N=1, 2, etc. If a break character is to be transmitted then the TXBRK bit must be first set by the application program, and then cleared to generate the stop bits. Transmitting a break character will not generate a transmit interrupt. Note that a break condition length is at least 13 bits long. If the TXBRK bit is continually kept at a logic high level then the transmitter circuitry will transmit continuous break characters. After the application program has cleared the TXBRK bit, the transmitter will finish transmitting the last break character and subsequently send out two stop bits. The automatic logic highs at the end of the last break character will ensure that the start bit of the next frame is recognized. #### **UART Receiver** The UART is capable of receiving word lengths of either 8 or 9 bits. If the BNO bit is set, the word length will be set to 9 bits with the MSB being stored in the RX8 bit of the UCR1 register. At the receiver core lies the Receive Serial Shift Register, commonly known as the RSRn. The data which is received on the RX/TX pin input is sent to the data recovery block. The data recovery block operating speed is 16 times that of the baud rate, while the main receive serial shifter operates at the baud rate. After the RX/TX pin is sampled for the stop bit, the received data in RSRn is transferred to the receive data register, if the register is empty. The data which is received on the external RX/TX pin input is sampled three times by a majority detect circuit to determine the logic level that has been Rev. 1.20 156 December 29, 2023 placed onto the RX/TX pin. It should be noted that the RSRn register, unlike many other registers, is not directly mapped into the Data Memory area and as such is not available to the application program for direct read/write operations. #### **Receiving Data** When the UART receiver is receiving data, the data is serially shifted in on the external RX/TX pin input, LSB first. In the read mode, the TXR RXR register forms a buffer between the internal bus and the receiver shift register. The TXR RXR register is a four-byte deep FIFO data buffer, where four bytes can be held in the FIFO while a fifth byte can continue to be received. Note that the application program must ensure that the data is read from TXR RXR before the fifth byte has been completely shifted in, otherwise this fifth byte will be discarded and an overrun error OERR will be subsequently indicated. For continuous multi-byte data transmission, it is strongly recommended that the receiver uses two stop bits to avoid a receiving error caused by the accumulated error of the receiver baud rate frequency. The steps to initiate a data transfer can be summarized as follows: - Make the correct selection of BNO, PRT1~PRT0, PREN and STOPS bits to define the word length and parity type and number of stop bits. - Setup the BRDH, BRDL registers and the UMOD2~UMOD0 bits to select the desired baud rate. - Set the RXEN bit to ensure that the RX/TX pin pin is used as a UART receiver pin. At this point the receiver will be enabled which will begin to look for a start bit. When a character is received the following sequence of events will occur: - The RXIF bit in the USR register will be set when the TXR\_RXR register has data available. The number of the available data bytes can be checked by polling the RxCNT register content. - · When the contents of the shift register have been transferred to the TXR RXR register and reach Receiver FIFO trigger level, if the RIE bit is set, then an interrupt will be generated. - · If during reception, a frame error, noise error, parity error, or an overrun error has been detected, then the error flags can be set. The RXIF bit can be cleared using the following software sequence: - 1. A USR register access - 2. A TXR RXR register read execution #### **Receiving Break** Any break character received by the UART will be managed as a framing error. The receiver will count and expect a certain number of bit times as specified by the values programmed into the BNO bit plus one or two stop bits. If the break is much longer than 13 bit times, the reception will be considered as complete after the number of bit times specified by BNO plus one or two stop bits. The RXIF bit is set, FERR is set, zeros are loaded into the receive data register, interrupts are generated if appropriate and the RIDLE bit is set. A break is regarded as a character that contains only zeros with the FERR flag set. If a long break signal has been detected, the receiver will regard it as a data frame including a start bit, data bits and the invalid stop bit and the FERR flag will be set. The receiver must wait for a valid stop bit before looking for the next start bit. The receiver will not make the assumption that the break condition on the line is the next start bit. The break character will be loaded into the buffer and no further data will be received until one or two stop bits are received. It should be noted that the RIDLE read only flag will go high when the stop bits have not yet been received. The reception of a break character on the UART registers will result in the following: · The framing error flag, FERR, will be set. Rev. 1.20 157 December 29, 2023 - The receive data register, TXR RXR, will be cleared. - The OERR, NF, PERR, RIDLE or RXIF flags will possibly be set. #### **Idle Status** When the receiver is reading data, which means it will be in between the detection of a start bit and the reading of a stop bit, the receiver status flag in the USR register, otherwise known as the RIDLE flag, will have a zero value. In between the reception of a stop bit and the detection of the next start bit, the RIDLE flag will have a high value, which indicates the receiver is in an idle condition. #### **Receiver Interrupt** The read only receive interrupt flag RXIF in the USR register is set by an edge generated by the receiver. An interrupt is generated if RIE=1, when a word is transferred from the Receive Shift Register, RSRn, to the Receive Data Register, TXR\_RXR. An overrun error can also generate an interrupt if RIE=1. When a subroutine will be called with an execution time longer than the time for UART to receive five data bytes, if the UART received data could not be read in time during the subroutine execution, clear the RXEN bit to zero in advance to suspend data reception. If the UART interrupt could not be served in time to process the overrun error during the subroutine execution, ensure that both EMI and RXEN bits are disabled during this period, and then enable EMI and RXEN again after the subroutine execution has been completed to continue the UART data reception. ### **Managing Receiver Errors** Several types of reception errors can occur within the UART module, the following section describes the various types and how they are managed by the UART. #### Overrun Error - OERR The TXR\_RXR register is composed of a four-byte deep FIFO data buffer, where four bytes can be held in the FIFO register, while a fifth byte can continue to be received. Before this fifth byte has been entirely shifted in, the data should be read from the TXR\_RXR register. If this is not done, the overrun error flag OERR will be consequently indicated. In the event of an overrun error occurring, the following will happen: - The OERR flag in the USR register will be set. - The TXR RXR contents will not be lost. - The shift register will be overwritten. - An interrupt will be generated if the RIE bit is set. When the OERR flag is set to "1", it is necessary to read five data bytes from the four-byte deep receiver FIFO and the shift register immediately to avoid unexpected errors, such as the UART is unable to receive data. If such an error occurs, clear the RXEN bit to "0" then set it to "1" again to continue data reception. The OERR flag can be cleared by an access to the USR register followed by a read to the TXR\_RXR register. ### Noise Error - NF Over-sampling is used for data recovery to identify valid incoming data and noise. If noise is detected within a frame the following will occur: - The read only noise flag, NF, in the USR register will be set on the rising edge of the RXIF bit. - Data will be transferred from the Shift register to the TXR RXR register. Rev. 1.20 158 December 29, 2023 · No interrupt will be generated. However this bit rises at the same time as the RXIF bit which itself generates an interrupt. Note that the NF flag is reset by an USR register read operation followed by a TXR RXR register read operation. ## Framing Error - FERR The read only framing error flag, FERR, in the USR register, is set if a zero is detected instead of stop bits. If two stop bits are selected, both stop bits must be high; otherwise the FERR flag will be set. The FERR flag and the received data will be recorded in the USR and TXR RXR registers respectively, and the flag is cleared in any reset. ### Parity Error - PERR The read only parity error flag, PERR, in the USR register, is set if the parity of the received word is incorrect. This error flag is only applicable if the parity is enabled, PREN=1, and if the parity type, odd, even, mark or space, is selected. The read only PERR flag and the received data will be recorded in the USR and TXR RXR registers respectively. It is cleared on any reset, it should be noted that the flags, FERR and PERR, in the USR register should first be read by the application program before reading the data word. ## **UART Interrupt Structure** Several individual UART conditions can generate a UART interrupt. When these conditions exist, a low pulse will be generated to get the attention of the microcontroller. These conditions are a transmitter data register empty, transmitter idle, receiver reaching FIFO trigger level, receiver overrun, address detect and an RX/TX pin wake-up. When any of these conditions are created, if the global interrupt enable bit and its corresponding interrupt control bit are enabled and the stack is not full, the program will jump to its corresponding interrupt vector where it can be serviced before returning to the main program. Four of these conditions have the corresponding USR register flags which will generate a UART interrupt if its associated interrupt enable control bit in the UCR2 register is set. The two transmitter interrupt conditions have their own corresponding enable control bits, while the two receiver interrupt conditions have a shared enable control bit. These enable bits can be used to mask out individual UART interrupt sources. The address detect condition, which is also a UART interrupt source, does not have an associated flag, but will generate a UART interrupt when an address detect condition occurs if its function is enabled by setting the ADDEN bit in the UCR2 register. An RX/TX pin wake-up, which is also a UART interrupt source, does not have an associated flag, but will generate a UART interrupt if the UART clock (f<sub>H</sub>) source is switched off and the WAKE and RIE bits in the UCR2 register are set when a falling edge on the RX/TX pin occurs. Note that the USR register flags are read only and cannot be cleared or set by the application program, neither will they be cleared when the program jumps to the corresponding interrupt servicing routine, as is the case for some of the other interrupts. The flags will be cleared automatically when certain actions are taken by the UART, the details of which are given in the UART register section. The overall related interrupt can be disabled or enabled by the UART interrupt enable control bits in the interrupt control registers of the microcontroller to decide whether the interrupt requested by the UART module is masked out or allowed. Rev. 1.20 159 December 29, 2023 **UART Interrupt Structure** #### **Address Detect Mode** Setting the Address Detect Mode bit, ADDEN, in the UCR2 register, enables this special mode. If this bit is enabled then an additional qualifier will be placed on the generation of a Receiver Data Available interrupt, which is requested by the RXIF flag. If the ADDEN bit is enabled, then when data is available, an interrupt will only be generated, if the highest received bit has a high value. Note that the URE and EMI interrupt enable bits must also be enabled for correct interrupt generation. This highest address bit is the 9th bit if BNO=1 or the 8th bit if BNO=0. If this bit is high, then the received word will be defined as an address rather than data. A Data Available interrupt will be generated every time the last bit of the received word is set. If the ADDEN bit is not enabled, then a Receiver Data Available interrupt will be generated each time the RXIF flag is set, irrespective of the data last bit status. The address detect mode and parity enable are mutually exclusive functions. Therefore if the address detect mode is enabled, then to ensure correct operation, the parity function should be disabled by resetting the parity enable bit PREN to zero. | ADDEN | 9th Bit if BNO=1,<br>8th Bit if BNO=0 | UART Interrupt<br>Generated | |-------|---------------------------------------|-----------------------------| | 0 | 0 | √ | | U | 1 | √ | | 4 | 0 | × | | ļ. | 1 | √ | **ADDEN Bit Function** ## **UART Power Down and Wake-up** When the UART clock (f<sub>H</sub>) is off, the UART will cease to function, all clock sources to the module are shutdown. If the UART clock (f<sub>H</sub>) is off while a transmission is still in progress, then the transmission will be paused until the UART clock source derived from the microcontroller is activated. In a similar way, if the MCU enters the IDLE or SLEEP mode while receiving data, then the reception of data will likewise be paused. When the MCU enters the IDLE or SLEEP mode, note that the USR, UCR1, UCR2, UCR3, UFCR, TXR\_RXR, as well as the BRDH and BRDL registers will not be affected. It is recommended to make sure first that the UART data transmission or reception has been finished before the microcontroller enters the IDLE or SLEEP mode. Rev. 1.20 160 December 29, 2023 The UART function contains a receiver RX/TX pin wake-up function, which is enabled or disabled by the WAKE bit in the UCR2 register. If this bit, along with the UART enable bit, UARTEN, the receiver enable bit, RXEN and the receiver interrupt bit, RIE, are all set when the UART clock (fH) is off, then a falling edge on the RX/TX pin will trigger an RX/TX pin wake-up UART interrupt. Note that as it takes certain system clock cycles after a wake-up, before normal microcontroller operation resumes, any data received during this time on the RX/TX pin will be ignored. For a UART wake-up interrupt to occur, in addition to the bits for the wake-up being set, the global interrupt enable bit, EMI, the multi-function interrupt enable bit, MFnE, and the UART interrupt enable bit, URE, must be set. If the EMI and URE bits are not set then only a wake up event will occur and no interrupt will be generated. Note also that as it takes certain system clock cycles after a wake-up before normal microcontroller resumes, the UART interrupt will not be generated until after this time has elapsed. # Cyclic Redundancy Check - CRC The Cyclic Redundancy Check, CRC, calculation unit is an error detection technique test algorithm and uses to verify data transmission or storage data correctness. A CRC calculation takes a data stream or a block of data as input and generates a 16-bit output remainder. Ordinarily, a data stream is suffixed by a CRC code and used as a checksum when being sent or stored. Therefore, the received or restored data stream is calculated by the same generator polynomial as described in the following section. #### **CRC Registers** The CRC generator contains an 8-bit CRC data input register, CRCIN, and a CRC checksum register pair, CRCDH and CRCDL. The CRCIN register is used to input new data and the CRCDH and CRCDL registers are used to hold the previous CRC calculation result. A CRC control register, CRCCR, is used to select which CRC generating polynomial is used. | Register | | Bit | | | | | | | | | | | |----------|-----|-----|-----|-----|-----|-----|----|------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | CRCIN | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | CRCDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | CRCDH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | CRCCR | _ | _ | _ | _ | _ | _ | _ | POLY | | | | | **CRC Register List** Rev. 1.20 161 December 29, 2023 #### CRCIN Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: CRC input data register #### CRCDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D7~D0**: 16-bit CRC checksum low byte data register ### CRCDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **D15~D8**: 16-bit CRC checksum high byte data register #### CRCCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|------| | Name | _ | _ | _ | _ | _ | _ | _ | POLY | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit 7~1 Unimplemented, read as "0" Bit 0 **POLY**: 16-bit CRC generating polynomial selection 0: CRC-CCITT: X<sup>16</sup>+X<sup>12</sup>+X<sup>5</sup>+1 1: CRC-16: X<sup>16</sup>+X<sup>15</sup>+X<sup>2</sup>+1 ### **CRC Operation** The CRC generator provides the 16-bit CRC result calculation based on the CRC16 and CCITT CRC16 polynomials. In this CRC generator, there are only these two polynomials available for the numeric values calculation. It can not support the 16-bit CRC calculations based on any other polynomials. The following two expressions can be used for the CRC generating polynomial which is determined using the POLY bit in the CRC control register, CRCCR. The CRC calculation result is called as the CRC checksum, CRCSUM, and stored in the CRC checksum register pair, CRCDH and CRCDL. • CRC-CCITT: X<sup>16</sup>+X<sup>12</sup>+X<sup>5</sup>+1. • CRC-16: X<sup>16</sup>+X<sup>15</sup>+X<sup>2</sup>+1. ### **CRC Computation** Each write operation to the CRCIN register creates a combination of the previous CRC value stored in the CRCDH and CRCDL registers and the new data input. The CRC unit calculates the CRC data register value is based on byte by byte. It will take one MCU instruction cycle to calculate the CRC checksum. Rev. 1.20 162 December 29, 2023 #### **CRC Calculation Procedures:** - 1. Clear the checksum register pair, CRCDH and CRCDL. - 2. Execute an "Exclusive OR" operation with the 8-bit input data byte and the 16-bit CRCSUM high byte. The result is called the temporary CRCSUM. - 3. Shift the temporary CRCSUM value left by one bit and move a "0" into the LSB. - 4. Check the shifted temporary CRCSUM value after procedure 3. If the MSB is 0, then this shifted temporary CRCSUM will be considered as a new temporary CRCSUM. Otherwise, execute an "Exclusive OR" operation with the shifted temporary CRCSUM in procedure 3 and a data "8005H". Then the operation result will be regarded as the new temporary CRCSUM. Note that the data to be perform an "Exclusive OR" operation is "8005H" for the CRC-16 polynomial while for the CRC-CCITT polynomial the data is "1021H". - 5. Repeat the procedure 3~procedure 4 until all bits of the input data byte are completely calculated. - 6. Repeat the procedure 2~procedure 5 until all of the input data bytes are completely calculated. Then, the latest calculated result is the final CRC checksum, CRCSUM. #### **CRC Calculation Examples:** • Write 1 byte input data into the CRCIN register and the corresponding CRC checksum are individually calculated as the following table shown. | CRC Data Input | 00H | 01H | 02H | 03H | 04H | 05H | 06H | 07H | |-----------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | CRC-CCITT (X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1) | 0000H | 1021H | 2042H | 3063H | 4084H | 50A5H | 60C6H | 70E7H | | CRC-16 (X <sup>16</sup> +X <sup>15</sup> +X <sup>2</sup> +1) | 0000H | 8005H | 800FH | 000AH | 801BH | 001EH | 0014H | 8011H | Note: The initial value of the CRC checksum register pair, CRCDH and CRCDL, is zero before each CRC input data is written into the CRCIN register. • Write 4 bytes input data into the CRCIN register sequentially and the CRC checksum are sequentially listed in the following table. | CRC Data Input | CRCIN=78h→56h→34h→12h | |-----------------------------------------------------------------|----------------------------------------| | CRC-CCITT (X <sup>16</sup> +X <sup>12</sup> +X <sup>5</sup> +1) | (CRCDH, CRCDL)=FF9FH→BBC3H→A367H→D0FAH | | CRC-16 (X <sup>16</sup> +X <sup>15</sup> +X <sup>2</sup> +1) | (CRCDH, CRCDL)=0110h→91F1h→F2DEh→5C43h | Note: The initial value of the CRC checksum register pair, CRCDH and CRCDL, is zero before the sequential CRC data input operation. #### **Program Memory CRC Checksum Calculation Example:** - 1. Clear the checksum register pair, CRCDH and CRCDL. - 2. Select the CRC-CCITT or CRC-16 polynomial as the generating polynomial using the POLY bit in the CRCCR register. - 3. Execute the table read instruction to read the program memory data value. - 4. Write the table data low byte into the CRCIN register and execute the CRC calculation with the current CRCSUM value. Then a new CRCSUM result will be obtained and stored in the CRC checksum register pair, CRCDH and CRCDL. - 5. Write the table data high byte into the CRCIN register and execute the CRC calculation with the current CRCSUM value. Then a new CRCSUM result will be obtained and stored in the CRC checksum register pair, CRCDH and CRCDL. Rev. 1.20 163 December 29, 2023 6. Repeat the procedure 3~procedure 5 to read the next program memory data value and execute the CRC calculation until all program memory data are read followed by the sequential CRC calculation. Then the value in the CRC checksum register pair is the final CRC calculation result. ## Low Voltage Detector – LVD The device has a Low Voltage Detector function, also known as LVD. This enables the device to monitor the power supply voltage, $V_{DD}$ , or the LVDIN pin input voltage, and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal. ## **LVD Register** The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, VLVD2~VLVD0, are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the V<sub>DD</sub> voltage or the LVDIN pin input voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications. ### LVDC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|-------|-------|-------|-------|-------| | Name | _ | _ | LVDO | LVDEN | VBGEN | VLVD2 | VLVD1 | VLVD0 | | R/W | _ | _ | R | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 LVDO: LVD Output Flag 0: No Low Voltage Detected 1: Low Voltage Detected Bit 4 LVDEN: Low Voltage Detector Control 0: Disable 1: Enable Bit 3 VBGEN: Bandgap Buffer Control 0: Disable 1: Enable Note that the Bandgap circuit is enabled when the LVD or the LVR function is enabled or when the VBGEN bit is set high. Bit 2~0 VLVD2~VLVD0: LVD Voltage Selection 000: V<sub>LVDIN</sub>≤1.23V 001: 2.2V 010: 2.4V 011: 2.7V 100: 3.0V 101: 3.3V 110: 3.6V 111: 4.0V Rev. 1.20 164 December 29, 2023 When the VLVD bit field is set to 000B, the LVD function operates by comparing the LVD reference voltage with the LVDIN pin input voltage. Otherwise, the LVD function operates by comparing the LVD reference voltage with the power supply voltage when the VLVD bit field is set to any other value except 000B. ### **LVD Operation** The Low Voltage Detector function operates by comparing the power supply voltage, $V_{DD}$ , or the LVDIN pin input voltage, with a pre-specified voltage level stored in the LVDC register. This has a range of 1.23V~4.0V. When the power supply voltage, $V_{DD}$ , or the LVDIN pin input voltage, falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. When the device is in the SLEEP mode, the low voltage detector will be disabled even if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay $t_{LVDS}$ should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the $V_{DD}$ voltage or the LVDIN pin input voltage may rise and fall rather slowly, at the voltage nears that of $V_{LVD}$ , there may be multiple LVDO bit transitions. The Low Voltage Detector also has its own interrupt, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of $t_{\text{LVD}}$ after the LVDO bit has been set high by a low voltage condition, i.e., $V_{\text{DD}}$ or the LVDIN pin input voltage falls below the preset LVD voltage. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated. This will cause the device to wake-up from the IDLE Mode, however if the Low Voltage Detector wake up function is not required then the LVF flag should be first set high before the device enter the IDLE Mode. ### Interrupts Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer Module or an A/D converter requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains several external interrupt and internal interrupts functions. The external interrupts are generated by the action of the external INT0~INT1 pins, while the internal interrupts are generated by various internal functions including the TMs, Time Bases, LVD, EEPROM, UART, Power Line Transceiver Comparators and the A/D converter. #### **Interrupt Registers** Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory. The registers fall into three categories. The first is the INTC0~INTC3 registers which setup the primary interrupts, the Rev. 1.20 165 December 29, 2023 second is the MFI1~MFI4 registers which setup the Multi-function interrupts. Finally, there is an INTEG register which setup the external interrupt trigger edge type. Each register contains a number of enable bits to enable or disable individual registers as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag. | Function | Enable Bit | Request Flag | Notes | | |-----------------|------------|--------------|--------|--| | Global | EMI | _ | _ | | | PLT Comparators | PLTCnE | PLTCnF | n=0~1 | | | INTn Pin | INTnE | INTnF | n=0~1 | | | UART | URE | URF | _ | | | LVD | LVE | LVF | _ | | | Multi-functions | MFnE | MFnF | n=0~4 | | | A/D Converter | ADE | ADF | _ | | | EEPROM | DEE | DEF | _ | | | PTMn | PTMnPE | PTMnPF | n=0~1 | | | PTIVIII | PTMnAE | PTMnAF | 11-0~1 | | | CTMn | CTMnPE | CTMnPF | n=0. 2 | | | CTIVIII | CTMnAE | CTMnAF | n=0~3 | | | Time Bases | TBnE | TBnF | n=0~1 | | #### **Interrupt Register Bit Naming Conventions** | Register | | Bit | | | | | | | | | | |----------|--------|--------|--------|--------|--------|--------|--------|--------|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | INTEG | _ | _ | _ | _ | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | | | | INTC0 | _ | INT1F | INT0F | PLTC0F | INT1E | INT0E | PLTC0E | EMI | | | | | INTC1 | MF1F | MF0F | LVF | URF | MF1E | MF0E | LVE | URE | | | | | INTC2 | TB0F | MF4F | MF3F | MF2F | TB0E | MF4E | MF3E | MF2E | | | | | INTC3 | _ | _ | PLTC1F | TB1F | _ | _ | PLTC1E | TB1E | | | | | MFI0 | _ | _ | DEF | ADF | _ | _ | DEE | ADE | | | | | MFI1 | _ | _ | PTM0AF | PTM0PF | _ | _ | PTM0AE | PTM0PE | | | | | MFI2 | _ | _ | PTM1AF | PTM1PF | _ | _ | PTM1AE | PTM1PE | | | | | MFI3 | CTM1AF | CTM1PF | CTM0AF | CTM0PF | CTM1AE | CTM1PE | CTM0AE | CTM0PE | | | | | MFI4 | CTM3AF | CTM3PF | CTM2AF | CTM2PF | CTM3AE | СТМЗРЕ | CTM2AE | CTM2PE | | | | #### Interrupt Register List #### INTEG Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|--------|--------|--------|--------| | Name | _ | _ | _ | _ | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 Unimplemented, read as "0" Bit 3~2 INT1S1~INT1S0: interrupt edge control for INT1 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges Rev. 1.20 166 December 29, 2023 Bit 1~0 INT0S1~INT0S0: interrupt edge control for INT0 pin 00: Disable01: Rising edge10: Falling edge 11: Rising and falling edges ### • INTC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|-------|--------|-------|-------|--------|-----| | Name | _ | INT1F | INT0F | PLTC0F | INT1E | INT0E | PLTC0E | EMI | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Unimplemented, read as "0" Bit 6 INT1F: INT1 interrupt request flag 0: No request1: Interrupt request Bit 5 INT0F: INT0 interrupt request flag 0: No request1: Interrupt request Bit 4 PLTC0F: PLT Comparator 0 interrupt request flag 0: No request1: Interrupt request Bit 3 INT1E: INT1 interrupt control 0: Disable 1: Enable Bit 2 **INT0E**: INT0 interrupt control 0: Disable 1: Enable Bit 1 PLTC0E: PLT Comparator 0 interrupt control 0: Disable 1: Enable Bit 0 EMI: Global interrupt control 0: Disable 1: Enable ### INTC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-----|-----|------|------|-----|-----| | Name | MF1F | MF0F | LVF | URF | MF1E | MF0E | LVE | URE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 MF1F: Multi-function interrupt 1 request flag 0: No request1: Interrupt request Bit 6 MF0F: Multi-function interrupt 0 request flag 0: No request1: Interrupt request Bit 5 LVF: LVD interrupt request flag 0: No request1: Interrupt request Bit 4 URF: UART interrupt request flag 0: No request1: Interrupt request Bit 3 MF1E: Multi-function interrupt 1 control 0: Disable1: Enable Bit 2 MF0E: Multi-function interrupt 0 control 0: Disable 1: Enable Bit 1 LVE: LVD interrupt control 0: Disable 1: Enable Bit 0 URE: UART interrupt control 0: Disable 1: Enable #### INTC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | TB0F | MF4F | MF3F | MF2F | TB0E | MF4E | MF3E | MF2E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **TB0F**: Time Base 0 interrupt request flag 0: No request1: Interrupt request Bit 6 MF4F: Multi-function interrupt 4 request flag 0: No request1: Interrupt request Bit 5 MF3F: Multi-function interrupt 3 request flag 0: No request1: Interrupt request Bit 4 MF2F: Multi-function interrupt 2 request flag 0: No request1: Interrupt request Bit 3 **TB0E**: Time Base 0 interrupt control 0: Disable 1: Enable Bit 2 MF4E: Multi-function interrupt 4 control 0: Disable 1: Enable Bit 1 MF3E: Multi-function interrupt 3 control 0: Disable 1: Enable Bit 0 MF2E: Multi-function interrupt 2 control 0: Disable 1: Enable ### • INTC3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|------|---|---|--------|------| | Name | _ | _ | PLTC1F | TB1F | _ | _ | PLTC1E | TB1E | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 PLTC1F: PLT Comparator1 interrupt request flag 0: No request1: Interrupt request Rev. 1.20 168 December 29, 2023 Bit 4 TB1F: Time Base 1 interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 PLTC1E: PLT Comparator 1 interrupt control 0: Disable 1: Enable Bit 0 **TB1E**: Time Base 1 interrupt control 0: Disable 1: Enable ## • MFI0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|---|---|-----|-----| | Name | _ | _ | DEF | ADF | _ | _ | DEE | ADE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 **DEF**: Data EEPROM interrupt request flag 0: No request1: Interrupt request Bit 4 ADF: A/D Converter interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 **DEE**: Data EEPROM interrupt control 0: Disable 1: Enable Bit 0 **ADE**: A/D Converter interrupt control 0: Disable1: Enable #### MFI1 Register Bit 3~2 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | PTM0AF | PTM0PF | _ | _ | PTM0AE | PTM0PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 **PTM0AF**: PTM0 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 PTM0PF: PTM0 Comparator P match interrupt request flag 0: No request1: Interrupt request Unimplemented, read as "0" Bit 1 **PTM0AE**: PTM0 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 **PTM0PE**: PTM0 Comparator P match interrupt control 0: Disable 1: Enable ### • MFI2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|--------|--------|---|---|--------|--------| | Name | _ | _ | PTM1AF | PTM1PF | _ | _ | PTM1AE | PTM1PE | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | _ | 0 | 0 | Bit 7~6 Unimplemented, read as "0" Bit 5 PTM1AF: PTM1 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 **PTM1PF**: PTM1 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3~2 Unimplemented, read as "0" Bit 1 **PTM1AE**: PTM1 Comparator A match interrupt control 0: Disable1: Enable Bit 0 **PTM1PE**: PTM1 Comparator P match interrupt control 0: Disable 1: Enable #### • MFI3 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | CTM1AF | CTM1PF | CTM0AF | CTM0PF | CTM1AE | CTM1PE | CTM0AE | CTM0PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CTM1AF: CTM1 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 6 CTM1PF: CTM1 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 5 CTM0AF: CTM0 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM0PF: CTM0 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3 CTM1AE: CTM1 Comparator A match interrupt control 0: Disable 1: Enable Bit 2 CTM1PE: CTM1 Comparator P match interrupt control 0: Disable 1: Enable Bit 1 CTM0AE: CTM0 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 CTM0PE: CTM0 Comparator P match interrupt control 0: Disable 1: Enable Rev. 1.20 170 December 29, 2023 #### MFI4 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|--------|--------|--------|--------|--------| | Name | CTM3AF | CTM3PF | CTM2AF | CTM2PF | СТМЗАЕ | СТМЗРЕ | CTM2AE | CTM2PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CTM3AF: CTM3 Comparator A match interrupt request flag 0: No request 1: Interrupt request Bit 6 CTM3PF: CTM3 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 5 CTM2AF: CTM2 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 CTM2PF: CTM2 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 3 CTM3AE: CTM3 Comparator A match interrupt control 0: Disable 1: Enable Bit 2 CTM3PE: CTM3 Comparator P match interrupt control 0: Disable 1: Enable Bit 1 CTM2AE: CTM2 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 CTM2PE: CTM2 Comparator P match interrupt control 0: Disable 1: Enable ### **Interrupt Operation** When the conditions for an interrupt event occur, such as a TM Comparator P, Comparator A match or A/D conversion completion etc., the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high, then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts. When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a "JMP" which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a "RETI", which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred. The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector. Once an interrupt Rev. 1.20 171 December 29, 2023 subroutine is serviced, all the other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device are in SLEEP or IDLE Mode. **Interrupt Structure** ### **PLT Comparator Interrupts** The PLT comparator interrupts are controlled by the Power Line Transceiver circuit internal comparators. A PLT comparator interrupt request will take place when the PLT comparator interrupt request flag, PLTCnF, is set, a situation that will occur when the PLT comparator output bit changes state. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and PLT comparator interrupt enable bit, PLTCnE, must first be set. When the interrupt is enabled, the stack is not full and the PLT comparator inputs generate a comparator output Rev. 1.20 172 December 29, 2023 bit transition, a subroutine call to the PLT comparator interrupt vector, will take place. When the interrupt is serviced, the PLT comparator interrupt request flag, PLTCnF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. ### **External Interrupts** The external interrupts are controlled by signal transitions on the pins INT0~INT1. An external interrupt request will take place when the external interrupt request flags, INT0F~INT1F, are set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pins. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and respective external interrupt enable bit, INT0E~INT1E, must first be set. Additionally, the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pins are pin-shared with I/O pins, they can only be configured as external interrupt pins if their external interrupt enable bit in the corresponding interrupt register has been set and the external interrupt pin is selected by the corresponding pin-shared function selection bits. The pin must also be setup as an input by setting the corresponding bit in the port control register. When the interrupt is enabled, the stack is not full and the correct transition type appears on the external interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the external interrupt request flags, INT0F~INT1F, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selections on the external interrupt pins will remain valid even if the pin is used as an external interrupt input. The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function. #### **UART Interrupt** Several individual UART conditions can generate a UART interrupt. When these conditions exist, a low pulse will be generated to get the attention of the microcontroller. These conditions are a transmitter data register empty, transmitter idle, receiver data available, receiver overrun, address detect and an RX/TX pin wake-up. To allow the program to branch to the respective interrupt vector addresses, the global interrupt enable bit, EMI, and the UART interrupt enable bit, URE, must first be set. When the interrupt is enabled, the stack is not full and any of these conditions are created, a subroutine call to the UART interrupt vector will take place. When the Interrupt is serviced, the UART interrupt request flag, URF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that after the interrupt has been serviced, the USR register flags will only be cleared when certain actions are taken by the UART, the details of which are given in the UART section. ### LVD Interrupt An LVD Interrupt request will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage or a low LVDIN pin input voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and Low Voltage Interrupt enable bit, LVE, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the LVD Interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the LVD Interrupt flag, LVF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. Rev. 1.20 173 December 29, 2023 ### **Multi-function Interrupts** Within the device there is four Multi-function interrupts. Unlike the other independent interrupts, these interrupts have no independent source, but rather are formed from other existing interrupt sources, namely the A/D Converter Interrupt, Data EEPROM Interrupt, PTM Interrupts and CTM Interrupts. A Multi-function interrupt request will take place when any of the Multi-function interrupt request flag, MFnF is set. The Multi-function interrupt flags will be set when any of their included functions generate an interrupt request flag. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the Multi-function interrupt enable bit, MFnE, and the original source interrupt enable bit, must first be set. When the Multi-function interrupt is enabled and the stack is not full, and either one of the interrupts contained within each of Multi-function interrupt occurs, a subroutine call to one of the Multi-function interrupt vectors will take place. When the interrupt is serviced, the related Multi-function request flag MFnF will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However, it must be noted that, although the Multi-function interrupt flag will be automatically reset when the interrupt is serviced, the request flags from the original source of the Multi-function interrupt will not be automatically reset and must be manually reset by the application program. ### A/D Converter Interrupt The A/D Converter Interrupt is contained within the Multi-function Interrupt. An A/D Converter Interrupt request will take place when the A/D Converter Interrupt request flag, ADF, is set, which occurs when the A/D conversion process finishes. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the A/D Interrupt enable bit, ADE, and the relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and the A/D conversion process has ended, a subroutine call to the relevant Multi-function Interrupt vector, will take place. When the interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function Interrupt request flag will be automatically cleared. As the A/D Converter Interrupt request flag, ADF, will not be automatically cleared, it has to be cleared by the application program. #### **EEPROM Interrupt** The EEPROM Interrupt is contained within the Multi-function Interrupt. An EEPROM Interrupt request will take place when the EEPROM Interrupt request flag, DEF, is set, which occurs when an EEPROM Erase or Write cycle ends. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the EEPROM Interrupt enable bit, DEE, and the relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and an EEPROM Erase or Write cycle ends, a subroutine call to the Multi-function Interrupt vector will take place. When the EEPROM Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function Interrupt request flag MFnF will be automatically cleared. As the DEF flag will not be automatically cleared, it has to be cleared by the application program. ### TM Interrupts The Compact and Periodic Type TMs each have two interrupts, one comes from the comparator A match situation and the other comes from the comparator P match situation. All of the TM interrupts are contained within the Multi-function Interrupts. For all of the TM types there are two interrupt request flags and two enable control bits. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens. Rev. 1.20 174 December 29, 2023 To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the respective TM Interrupt enable bit, and the Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the Multi-function Interrupt vector location, will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the Multi-function Interrupt request flag MFnF will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the application program. ## **Time Base Interrupts** The function of the Time Base Interrupts is to provide regular time signal in the form of an internal interrupt. They are controlled by the overflow signals from their respective timer functions. When these happens their respective interrupt request flags, TB0F or TB1F will be set. To allow the program to branch to their respective interrupt vector addresses, the global interrupt enable bit, EMI and Time Base enable bits, TB0E or TB1E, must first be set. When the interrupt is enabled, the stack is not full and the Time Base overflows, a subroutine call to their respective vector locations will take place. When the interrupt is serviced, the respective interrupt request flag, TB0F or TB1F, will be automatically reset and the EMI bit will be cleared to disable other interrupts. The purpose of the Time Base Interrupt is to provide an interrupt signal at fixed time periods. Its clock source, $f_{PSC}$ , originates from the internal clock source $f_{SYS}$ , $f_{SYS}/4$ or $f_{SUB}$ and then passes through a divider, the division ratio of which is selected by programming the appropriate bits in the TB0C or TB1C register to obtain longer interrupt periods whose value ranges. The clock source which in turn controls the Time Base interrupt period is selected using the CLKSEL1~CLKSEL0 bits in the PSCR register. **Time Base Interrupt** #### PSCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---------|---------| | Name | _ | _ | _ | _ | _ | _ | CLKSEL1 | CLKSEL0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 Unimplemented, read as "0" Bit 1~0 CLKSEL1~CLKSEL0: Prescaler clock source selection 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 1x: f<sub>SUB</sub> Rev. 1.20 175 December 29, 2023 ## • TBnC Register (n=0~1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|---|---|---|---|------|------|------| | Name | TBnON | _ | _ | _ | _ | TBn2 | TBn1 | TBn0 | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | 0 | 0 | 0 | Bit 7 **TBnON**: Time Base n Control 0: Disable 1: Enable Bit 6~3 Unimplemented, read as "0" Bit 2~0 TBn2~TBn0: Time Base n Time-out Period Selection 000: 28/f<sub>PSC</sub> 001: 29/f<sub>PSC</sub> 010: 210/f<sub>PSC</sub> 011: 211/f<sub>PSC</sub> 100: 212/f<sub>PSC</sub> 101: 213/f<sub>PSC</sub> 110: 214/f<sub>PSC</sub> 111: 215/f<sub>PSC</sub> ### **Interrupt Wake-up Function** Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pins or a low power supply voltage may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled, then the corresponding interrupt request flag should be set high before the device enter the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function. #### **Programming Considerations** By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program. Where a certain interrupt is contained within a Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flag, MFnF, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program. It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine. Every interrupt has the capability of waking up the microcontroller when it is in SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode. Rev. 1.20 176 December 29, 2023 As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts. # **Configuration Options** Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. All options must be defined for proper system function, the details of which are shown in the table. | No. | Option | |----------|----------------------------------------------------------------------| | Oscillat | or Option | | 1 | HIRC frequency selection – f <sub>HIRC</sub> :<br>2MHz, 4MHz or 8MHz | Note: When the HIRC has been configured at a frequency shown in this table, the HIRC1 and HIRC0 bits should also be setup to select the same frequency to achieve the HIRC frequency accuracy specified in the A.C. Characteristics. ## **Application Circuits** Rev. 1.20 177 December 29, 2023 ## **Instruction Set** #### Introduction Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads. For easier understanding of the various instruction codes, they have been subdivided into several functional groupings. ### **Instruction Timing** Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required. ## **Moving and Transferring Data** The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of several kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports. ### **Arithmetic Operations** The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions such as INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified. Rev. 1.20 178 December 29, 2023 ### **Logical and Rotate Operation** The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations. #### **Branches and Control Transfer** Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits. #### Bit Operations The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used. #### **Table Read Operations** Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory. #### Other Operations In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections. Rev. 1.20 179 December 29, 2023 # **Instruction Set Summary** The instructions related to the data memory access in the following table can be used when the desired data memory is located in Data Memory sector 0. #### **Table Conventions** x: Bits immediate datam: Data Memory address A: Accumulator i: 0~7 number of bits addr: Program memory address | Mnemonic | Description | Cycles | Flag Affected | |-----------------------|-----------------------------------------------------------------|-------------------|----------------------| | Arithmetic | | | | | ADD A,[m] | Add Data Memory to ACC | 1 | Z, C, AC, OV, SC | | ADDM A,[m] | Add ACC to Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV, SC | | ADD A,x | Add immediate data to ACC | 1 | Z, C, AC, OV, SC | | ADC A,[m] | Add Data Memory to ACC with Carry | 1 | Z, C, AC, OV, SC | | ADCM A,[m] | Add ACC to Data memory with Carry | 1 <sup>Note</sup> | Z, C, AC, OV, SC | | SUB A,x | Subtract immediate data from the ACC | 1 | Z, C, AC, OV, SC, CZ | | SUB A,[m] | Subtract Data Memory from ACC | 1 | Z, C, AC, OV, SC, CZ | | SUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | SBC A,x | Subtract immediate data from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBC A,[m] | Subtract Data Memory from ACC with Carry | 1 | Z, C, AC, OV, SC, CZ | | SBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | DAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 1 Note | С | | Logic Operation | | | | | AND A,[m] | Logical AND Data Memory to ACC | 1 | Z | | OR A,[m] | Logical OR Data Memory to ACC | 1 | Z | | XOR A,[m] | Logical XOR Data Memory to ACC | 1 | Z | | ANDM A,[m] | Logical AND ACC to Data Memory | 1 <sup>Note</sup> | Z | | ORM A,[m] | Logical OR ACC to Data Memory | 1 <sup>Note</sup> | Z | | XORM A,[m] | Logical XOR ACC to Data Memory | 1 <sup>Note</sup> | Z | | AND A,x | Logical AND immediate Data to ACC | 1 | Z | | OR A,x | Logical OR immediate Data to ACC | 1 | Z | | XOR A,x | Logical XOR immediate Data to ACC | 1 | Z | | CPL [m] | Complement Data Memory | 1 <sup>Note</sup> | Z | | CPLA [m] | Complement Data Memory with result in ACC | 1 | Z | | Increment & Decrement | | | | | INCA [m] | Increment Data Memory with result in ACC | 1 | Z | | INC [m] | Increment Data Memory | 1 <sup>Note</sup> | Z | | DECA [m] | Decrement Data Memory with result in ACC | 1 | Z | | DEC [m] | Decrement Data Memory | 1 <sup>Note</sup> | Z | | Rotate | | | | | RRA [m] | Rotate Data Memory right with result in ACC | 1 | None | | RR [m] | Rotate Data Memory right | 1 <sup>Note</sup> | None | | RRCA [m] | Rotate Data Memory right through Carry with result in ACC | 1 | С | | RRC [m] | Rotate Data Memory right through Carry | 1 Note | С | | RLA [m] | Rotate Data Memory left with result in ACC | 1 | None | | RL [m] | Rotate Data Memory left | 1 <sup>Note</sup> | None | | RLCA [m] | Rotate Data Memory left through Carry with result in ACC | 1 | С | | RLC [m] | Rotate Data Memory left through Carry | 1 Note | С | Rev. 1.20 180 December 29, 2023 | Mnemonic | Description | Cycles | Flag Affected | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------| | Data Move | | | | | MOV A,[m] | Move Data Memory to ACC | 1 | None | | MOV [m],A | Move ACC to Data Memory | 1 <sup>Note</sup> | None | | MOV A,x | Move immediate data to ACC | 1 | None | | Bit Operation | | | | | CLR [m].i | Clear bit of Data Memory | 1 <sup>Note</sup> | None | | SET [m].i | Set bit of Data Memory | 1 <sup>Note</sup> | None | | Branch Opera | tion | | | | JMP addr | Jump unconditionally | 2 | None | | SZ [m] | Skip if Data Memory is zero | 1 <sup>Note</sup> | None | | SZA [m] | Skip if Data Memory is zero with data movement to ACC | 1 <sup>Note</sup> | None | | SZ [m].i | Skip if bit i of Data Memory is zero | 1 <sup>Note</sup> | None | | SNZ [m] | Skip if Data Memory is not zero | 1 <sup>Note</sup> | None | | SNZ [m].i | Skip if bit i of Data Memory is not zero | 1 <sup>Note</sup> | None | | SIZ [m] | Skip if increment Data Memory is zero | 1 <sup>Note</sup> | None | | SDZ [m] | Skip if decrement Data Memory is zero | 1 <sup>Note</sup> | None | | SIZA [m] | Skip if increment Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | SDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | 2 | None | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | RETI | Return from interrupt | 2 | None | | Table Read Op | peration | | | | TABRD [m] | Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | TABRDL [m] | Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | ITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | Miscellaneous | | | | | NOP | No operation | 1 | None | | CLR [m] | Clear Data Memory | 1 <sup>Note</sup> | None | | SET [m] | Set Data Memory | 1 <sup>Note</sup> | None | | CLR WDT | Clear Watchdog Timer | 1 | TO, PDF | | SWAP [m] | Swap nibbles of Data Memory | 1 <sup>Note</sup> | None | | SWAPA [m] | Swap nibbles of Data Memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO, PDF | Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required. 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution. Rev. 1.20 181 December 29, 2023 # **Extended Instruction Set** The extended instructions are used to support the full range address access for the data memory. When the accessed data memory is located in any data memory sector except sector 0, the extended instruction can be used to directly access the data memory instead of using the indirect addressing access. This can not only reduce the use of Flash memory space but also improve the CPU execution efficiency. | Mnemonic | Description | Cycles | Flag Affected | | |-----------------|-----------------------------------------------------------------|-------------------|----------------------|--| | Arithmetic | | | | | | LADD A,[m] | Add Data Memory to ACC | | Z, C, AC, OV, SC | | | LADDM A,[m] | Add ACC to Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | | LADC A,[m] | Add Data Memory to ACC with Carry | 2 | Z, C, AC, OV, SC | | | LADCM A,[m] | Add ACC to Data memory with Carry | 2 <sup>Note</sup> | Z, C, AC, OV, SC | | | LSUB A,[m] | Subtract Data Memory from ACC | 2 | Z, C, AC, OV, SC, CZ | | | LSUBM A,[m] | Subtract Data Memory from ACC with result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | | LSBC A,[m] | Subtract Data Memory from ACC with Carry | 2 | Z, C, AC, OV, SC, CZ | | | LSBCM A,[m] | Subtract Data Memory from ACC with Carry, result in Data Memory | 2 <sup>Note</sup> | Z, C, AC, OV, SC, CZ | | | LDAA [m] | Decimal adjust ACC for Addition with result in Data Memory | 2 <sup>Note</sup> | С | | | Logic Operation | on | | | | | LAND A,[m] | Logical AND Data Memory to ACC | 2 | Z | | | LOR A,[m] | Logical OR Data Memory to ACC | 2 | Z | | | LXOR A,[m] | Logical XOR Data Memory to ACC | 2 | Z | | | LANDM A,[m] | Logical AND ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LORM A,[m] | Logical OR ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LXORM A,[m] | Logical XOR ACC to Data Memory | 2 <sup>Note</sup> | Z | | | LCPL [m] | Complement Data Memory | 2 <sup>Note</sup> | Z | | | LCPLA [m] | Complement Data Memory with result in ACC | 2 | Z | | | Increment & D | ecrement | | | | | LINCA [m] | Increment Data Memory with result in ACC | 2 | Z | | | LINC [m] | Increment Data Memory | 2 <sup>Note</sup> | Z | | | LDECA [m] | Decrement Data Memory with result in ACC | 2 | Z | | | LDEC [m] | Decrement Data Memory | 2 <sup>Note</sup> | Z | | | Rotate | | | | | | LRRA [m] | Rotate Data Memory right with result in ACC | 2 | None | | | LRR [m] | Rotate Data Memory right | 2 <sup>Note</sup> | None | | | LRRCA [m] | Rotate Data Memory right through Carry with result in ACC | 2 | С | | | LRRC [m] | Rotate Data Memory right through Carry | 2 <sup>Note</sup> | С | | | LRLA [m] | Rotate Data Memory left with result in ACC | 2 | None | | | LRL [m] | Rotate Data Memory left | 2 <sup>Note</sup> | None | | | LRLCA [m] | Rotate Data Memory left through Carry with result in ACC | 2 | С | | | LRLC [m] | Rotate Data Memory left through Carry | 2 <sup>Note</sup> | С | | | Data Move | | | | | | LMOV A,[m] | Move Data Memory to ACC | 2 | None | | | LMOV [m],A | Move ACC to Data Memory | 2 <sup>Note</sup> | None | | | Bit Operation | | | | | | LCLR [m].i | Clear bit of Data Memory | 2 <sup>Note</sup> | None | | | LSET [m].i | Set bit of Data Memory | 2 <sup>Note</sup> | None | | Rev. 1.20 182 December 29, 2023 | Mnemonic | Description | Cycles | Flag Affected | | | |---------------|-------------------------------------------------------------------------------------------|-------------------|---------------|--|--| | Branch | Branch | | | | | | LSZ [m] | Skip if Data Memory is zero | 2 <sup>Note</sup> | None | | | | LSZA [m] | Skip if Data Memory is zero with data movement to ACC | 2 <sup>Note</sup> | None | | | | LSNZ [m] | Skip if Data Memory is not zero | 2 <sup>Note</sup> | None | | | | LSZ [m].i | Skip if bit i of Data Memory is zero | 2 <sup>Note</sup> | None | | | | LSNZ [m].i | Skip if bit i of Data Memory is not zero | 2 <sup>Note</sup> | None | | | | LSIZ [m] | Skip if increment Data Memory is zero | 2 <sup>Note</sup> | None | | | | LSDZ [m] | Skip if decrement Data Memory is zero | 2 <sup>Note</sup> | None | | | | LSIZA [m] | Skip if increment Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | | | LSDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 2 <sup>Note</sup> | None | | | | Table Read | | | | | | | LTABRD [m] | Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | LTABRDL [m] | Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | LITABRD [m] | Increment table pointer TBLP first and Read table (specific page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | LITABRDL [m] | Increment table pointer TBLP first and Read table (last page) to TBLH and Data Memory | 3 <sup>Note</sup> | None | | | | Miscellaneous | | | | | | | LCLR [m] | Clear Data Memory | 2 <sup>Note</sup> | None | | | | LSET [m] | Set Data Memory | 2 <sup>Note</sup> | None | | | | LSWAP [m] | Swap nibbles of Data Memory | 2 <sup>Note</sup> | None | | | | LSWAPA [m] | Swap nibbles of Data Memory with result in ACC | 2 | None | | | - Note: 1. For these extended skip instructions, if the result of the comparison involves a skip then three cycles are required, if no skip takes place two cycles is required. - 2. Any extended instruction which changes the contents of the PCL register will also require three cycles for execution. Rev. 1.20 183 December 29, 2023 # **Instruction Definition** ADC A,[m] Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC ADCM A,[m] Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC ADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. $\begin{aligned} & \text{Operation} & & \text{ACC} \leftarrow \text{ACC} + [m] \\ & \text{Affected flag(s)} & & \text{OV, Z, AC, C, SC} \end{aligned}$ **ADD A,x** Add immediate data to ACC Description The contents of the Accumulator and the specified immediate data are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C, SC ADDM A,[m] Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC AND A,[m] Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z AND A,x Logical AND immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) Z ANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) Z Rev. 1.20 184 December 29, 2023 **CALL** addr Subroutine call Description Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. Stack ← Program Counter + 1 Operation Program Counter ← addr Affected flag(s) None CLR [m] Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation [m] ← 00H Affected flag(s) None CLR [m].i Clear bit of Data Memory Bit i of the specified Data Memory is cleared to 0. Description Operation Affected flag(s) None **CLR WDT** Clear Watchdog Timer The TO, PDF flags and the WDT are all cleared. Description WDT cleared Operation $TO \leftarrow 0$ $PDF \leftarrow 0$ TO, PDF Affected flag(s) CPL [m] Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) $\mathbf{Z}$ CPLA [m] Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) DAA [m] Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value > resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ C Affected flag(s) **DEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **DECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **HALT** Enter power down mode Description This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared. Operation $TO \leftarrow 0$ PDF $\leftarrow 1$ Affected flag(s) TO, PDF **INC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **INCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z JMP addr Jump unconditionally Description The contents of the Program Counter are replaced with the specified address. Program execution then continues from this new address. As this requires the insertion of a dummy instruction while the new address is loaded, it is a two cycle instruction. Operation Program Counter ← addr Affected flag(s) None MOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **MOV A,x** Move immediate data to ACC Description The immediate data specified is loaded into the Accumulator. Operation $ACC \leftarrow x$ Affected flag(s) None **MOV** [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None Rev. 1.20 186 December 29, 2023 **NOP** No operation No operation is performed. Execution continues with the next instruction. Description Operation No operation Affected flag(s) None OR A,[m] Logical OR Data Memory to ACC Data in the Accumulator and the specified Data Memory perform a bitwise Description logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) Z OR A,x Logical OR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator. $ACC \leftarrow ACC "OR" x$ Operation Z Affected flag(s) ORM A,[m] Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Z Affected flag(s) **RET** Return from subroutine The Program Counter is restored from the stack. Program execution continues at the restored Description address. Operation Program Counter ← Stack Affected flag(s) None Return from subroutine and load immediate data to ACC RET A,x Description The Program Counter is restored from the stack and the Accumulator loaded with the specified immediate data. Program execution continues at the restored address. Operation Program Counter ← Stack $ACC \leftarrow x$ Affected flag(s) None **RETI** Return from interrupt Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the > EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. Operation Program Counter ← Stack $EMI \leftarrow 1$ Affected flag(s) None RL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None RLA [m] Rotate Data Memory left with result in ACC The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Description The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ $ACC.0 \leftarrow [m].7$ Affected flag(s) None Rotate Data Memory left through Carry RLC [m] The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 Description replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ > $[m].0 \leftarrow C$ $C \leftarrow [m].7$ C Affected flag(s) Rotate Data Memory left through Carry with result in ACC RLCA [m] Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ > $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) $\mathbf{C}$ RR [m] Rotate Data Memory right The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Description Operation $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ $[m].7 \leftarrow [m].0$ Affected flag(s) None RRA [m] Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.i \leftarrow [m].(i+1); (i=0\sim6)$ $ACC.7 \leftarrow [m].0$ Affected flag(s) None RRC [m] Rotate Data Memory right through Carry The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 Description replaces the Carry bit and the original carry flag is rotated into bit 7. Operation $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C Rev. 1.20 188 December 29, 2023 RRCA [m] Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C SBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **SBC A, x** Subtract immediate data from ACC with Carry Description The immediate data and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **SBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - C$ Affected flag(s) OV, Z, AC, C, SC, CZ **SDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m]=0 Affected flag(s) None **SDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None SET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None **SET [m].i** Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ **SIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None **SIZA [m]** Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC=0 Affected flag(s) None **SNZ [m].i** Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m].i \neq 0$ Affected flag(s) None **SNZ [m]** Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written back to the specified Data Memory again. If the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None **SUB A,[m]** Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ Rev. 1.20 190 December 29, 2023 SUBM A,[m] Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ SUB A,x Subtract immediate data from ACC Description The immediate data specified by the code is subtracted from the contents of the Accumulator. > The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C, SC, CZ SWAP [m] Swap nibbles of Data Memory The low-order and high-order nibbles of the specified Data Memory are interchanged. Description Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None SWAPA [m] Swap nibbles of Data Memory with result in ACC The low-order and high-order nibbles of the specified Data Memory are interchanged. The Description result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **SZ** [m] Skip if Data Memory is 0 The contents of the specified Data Memory are read out and then written back to the specified Description > Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None SZA [m] Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, > the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None **SZ** [m].i Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None Rev. 1.20 191 December 29, 2023 **TABRD [m]** Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBLP and TBHP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **TABRDL [m]** Read table (last page) to TBLH and Data Memory Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None **ITABRD [m]** Increment table pointer low byte first and read table (specific page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **ITABRDL [m]** Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None **XOR A,[m]** Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) Z **XORM A,[m]** Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z XOR A,x Logical XOR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" x$ Affected flag(s) Z Rev. 1.20 192 December 29, 2023 #### **Extended Instruction Definition** The extended instructions are used to directly access the data stored in any data memory sections. LADC A,[m] Add Data Memory to ACC with Carry The contents of the specified Data Memory, Accumulator and the carry flag are added. Description The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC LADCM A,[m] Add ACC to Data Memory with Carry The contents of the specified Data Memory, Accumulator and the carry flag are added. Description The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C, SC LADD A,[m] Add Data Memory to ACC The contents of the specified Data Memory and the Accumulator are added. Description The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC LADDM A,[m] Add ACC to Data Memory The contents of the specified Data Memory and the Accumulator are added. Description The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C, SC LAND A,[m] Logical AND Data Memory to ACC Data in the Accumulator and the specified Data Memory perform a bitwise logical AND Description operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z LANDM A,[m] Logical AND ACC to Data Memory Data in the specified Data Memory and the Accumulator perform a bitwise logical AND Description operation. The result is stored in the Data Memory. $[m] \leftarrow ACC "AND" [m]$ Operation Affected flag(s) Z LCLR [m] Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation [m] ← 00H Affected flag(s) None Clear bit of Data Memory LCLR [m].i Bit i of the specified Data Memory is cleared to 0. Description Operation $[m].i \leftarrow 0$ Affected flag(s) None LCPL [m] Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow [m]$ Affected flag(s) Z **LCPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **LDAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) **LDEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z **LDECA [m]** Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **LINC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **LINCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z Rev. 1.20 194 December 29, 2023 LMOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None LMOV [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None Logical OR Data Memory to ACC LOR A,[m] Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. $ACC \leftarrow ACC "OR" [m]$ Operation Affected flag(s) Z LORM A,[m] Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. $[m] \leftarrow ACC "OR" [m]$ Operation Affected flag(s) Z LRL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) None LRLA [m] Rotate Data Memory left with result in ACC The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Description The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ $ACC.0 \leftarrow [m].7$ Affected flag(s) None LRLC [m] Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ Operation $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) LRLCA [m] Rotate Data Memory left through Carry with result in ACC Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Description Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i=0\sim6)$ $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C LRR [m] Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $[m].7 \leftarrow [m].0$ Affected flag(s) None **LRRA [m]** Rotate Data Memory right with result in ACC Description Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None LRRC [m] Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation [m].i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $\begin{matrix} [m].7 \leftarrow C \\ C \leftarrow [m].0 \end{matrix}$ Affected flag(s) C **LRRCA [m]** Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i=0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) **LSBC A,[m]** Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C, SC, CZ Rev. 1.20 196 December 29, 2023 LSDZ [m] Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. $[m] \leftarrow [m] - 1$ Operation Skip if [m]=0 Affected flag(s) None LSDZA [m] Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the > following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC=0 Affected flag(s) None LSET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None LSET [m].i Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. Operation $[m].i \leftarrow 1$ Affected flag(s) None LSIZ [m] Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the > following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m]=0 Affected flag(s) None LSIZA [m] Skip if increment Data Memory is zero with result in ACC The contents of the specified Data Memory are first incremented by 1. If the result is 0, the Description following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. $ACC \leftarrow [m] + 1$ Operation Skip if ACC=0 Affected flag(s) None LSNZ [m].i Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m].i \neq 0$ Affected flag(s) None **LSNZ [m]** Skip if Data Memory is not 0 Description The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the content of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if $[m] \neq 0$ Affected flag(s) None **LSUB A,[m]** Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C, SC, CZ **LSUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. $\begin{array}{ll} \text{Operation} & [m] \leftarrow \text{ACC} - [m] \\ \text{Affected flag(s)} & \text{OV, Z, AC, C, SC, CZ} \\ \end{array}$ **LSWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation [m].3 $\sim$ [m].0 $\leftrightarrow$ [m].7 $\sim$ [m].4 Affected flag(s) None **LSWAPA [m]** Swap nibbles of Data Memory with result in ACC Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **LSZ [m]** Skip if Data Memory is 0 Description The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m]=0 Affected flag(s) None **LSZA [m]** Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m]=0 Affected flag(s) None Rev. 1.20 198 December 29, 2023 LSZ [m].i Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a three cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i=0 Affected flag(s) None LTABRD [m] Read table (specific page) to TBLH and Data Memory Description The low byte of the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow \text{program code (low byte)}$ TBLH ← program code (high byte) Affected flag(s) None LTABRDL [m] Read table (last page) to TBLH and Data Memory The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved Description to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None LITABRD [m] Increment table pointer low byte first and read table (specific page) to TBLH and Data Description Increment table pointer low byte, TBLP, first and then the program code (specific page) addressed by the table pointer (TBHP and TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. $[m] \leftarrow \text{program code (low byte)}$ Operation TBLH ← program code (high byte) Affected flag(s) None LITABRDL [m] Increment table pointer low byte first and read table (last page) to TBLH and Data Memory Description Increment table pointer low byte, TBLP, first and then the low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None LXOR A,[m] Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. $ACC \leftarrow ACC "XOR" [m]$ Operation Affected flag(s) LXORM A,[m] Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z Rev. 1.20 199 December 29, 2023 # **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - The Operation Instruction of Packing Materials - · Carton information Rev. 1.20 200 December 29, 2023 # 16-pin NSOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|------|-------| | Symbol | Min. | Nom. | Max. | | A | 0.236 BSC | | | | В | 0.154 BSC | | | | С | 0.012 | _ | 0.020 | | C' | 0.390 BSC | | | | D | _ | _ | 0.069 | | E | 0.050 BSC | | | | F | 0.004 | _ | 0.010 | | G | 0.016 | _ | 0.050 | | Н | 0.004 | _ | 0.010 | | α | 0° | _ | 8° | | Symbol | Dimensions in mm | | | | |--------|------------------|------|------|--| | Зушьог | Min. | Nom. | Max. | | | Α | 6.00 BSC | | | | | В | 3.90 BSC | | | | | С | 0.31 | _ | 0.51 | | | C' | 9.90 BSC | | | | | D | _ | _ | 1.75 | | | E | 1.27 BSC | | | | | F | 0.10 | _ | 0.25 | | | G | 0.40 | _ | 1.27 | | | Н | 0.10 | _ | 0.25 | | | α | 0° | _ | 8° | | Rev. 1.20 201 December 29, 2023 # 20-pin SSOP (150mil) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|------|-------| | Symbol | Min. | Nom. | Max. | | A | 0.236 BSC | | | | В | 0.154 BSC | | | | С | 0.008 | _ | 0.012 | | C' | 0.341 BSC | | | | D | _ | _ | 0.069 | | E | 0.025 BSC | | | | F | 0.004 | _ | 0.010 | | G | 0.016 | _ | 0.050 | | Н | 0.004 | _ | 0.010 | | α | 0° | _ | 8° | | Symbol | Dimensions in mm | | | | |--------|------------------|------|------|--| | | Min. | Nom. | Max. | | | A | 6.00 BSC | | | | | В | 3.90 BSC | | | | | С | 0.20 | _ | 0.30 | | | C' | 8.66 BSC | | | | | D | _ | _ | 1.75 | | | E | 0.635 BSC | | | | | F | 0.10 | _ | 0.25 | | | G | 0.41 | _ | 1.27 | | | Н | 0.10 | _ | 0.25 | | | α | 0° | _ | 8° | | Rev. 1.20 202 December 29, 2023 Copyright<sup>©</sup> 2023 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved. The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not quarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any thirdparty's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us. Rev. 1.20 203 December 29, 2023